首页>CY7C1510KV18-333BZXC>规格书详情

CY7C1510KV18-333BZXC中文资料赛普拉斯数据手册PDF规格书

PDF无图
厂商型号

CY7C1510KV18-333BZXC

功能描述

72-Mbit QDR-II SRAM 2-Word Burst Architecture

文件大小

814.94 Kbytes

页面数量

30

生产厂商

Cypress Cypress Semiconductor

中文名称

赛普拉斯 赛普拉斯半导体公司

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-29 11:10:00

人工找货

CY7C1510KV18-333BZXC价格和库存,欢迎联系客服免费人工找货

CY7C1510KV18-333BZXC规格书详情

Functional Description

The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.

特性 Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 333 MHz Clock for High Bandwidth

■ 2-word Burst on all Accesses

■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz

■ Two Input Clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous internally Self-timed Writes

■ QDR™-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH

■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW

■ Available in x8, x9, x18, and x36 Configurations

■ Full Data Coherency, providing Most Current Data

■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD

❐ Supports both 1.5V and 1.8V IO supply

■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free Packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Phase Locked Loop (PLL) for Accurate Data Placement

供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS/赛普拉斯
23+
SOP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
24+
N/A
61000
一级代理-主营优势-实惠价格-不悔选择
询价
CYPRESS
NEW
SO-32
9526
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订
询价
Cypress
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
CYPRESS
23+
44257
公司原装现货!主营品牌!可含税欢迎查询
询价
23+
原厂正规渠道
5000
专注配单,只做原装进口现货
询价
CYPRESS
24+
SOP
189
询价
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
CY
2138+
BGA
8960
专营BGA,QFP原装现货,假一赔十
询价
CY
2023+
QFP
50000
原装现货
询价