首页>CY7C1510KV18-333BZXC>规格书详情
CY7C1510KV18-333BZXC中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1510KV18-300BZC
- CY7C1510KV18-250BZI
- CY7C1510KV18-250BZXI
- CY7C1510KV18-167BZXC
- CY7C1510KV18-300BZXI
- CY7C1510KV18-333BZI
- CY7C1510KV18-333BZC
- CY7C1510KV18-300BZI
- CY7C1510KV18-300BZC
- CY7C1510KV18-200BZC
- CY7C1510KV18-200BZXI
- CY7C1510KV18-300BZI
- CY7C1510KV18-167BZXI
- CY7C1510KV18-300BZXC
- CY7C1510KV18-250BZC
- CY7C1510KV18-200BZI
- CY7C1510KV18-167BZI
- CY7C1510KV18-333BZC
CY7C1510KV18-333BZXC规格书详情
Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.
Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 333 MHz Clock for High Bandwidth
■ 2-word Burst on all Accesses
■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz
■ Two Input Clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous internally Self-timed Writes
■ QDR™-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH
■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW
■ Available in x8, x9, x18, and x36 Configurations
■ Full Data Coherency, providing Most Current Data
■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD
❐ Supports both 1.5V and 1.8V IO supply
■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free Packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Phase Locked Loop (PLL) for Accurate Data Placement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS(赛普拉斯) |
24+ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | |||
CY |
2020+ |
QFP |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
CY |
2138+ |
BGA |
8960 |
专营BGA,QFP原装现货,假一赔十 |
询价 | ||
22+ |
5000 |
询价 | |||||
CYPRESS |
23+ |
SO-32 |
9526 |
询价 | |||
Cypress Semiconductor Corp |
21+ |
209-BGA |
5280 |
进口原装!长期供应!绝对优势价格(诚信经营 |
询价 | ||
CYPRESS |
22+ |
SOP |
8000 |
原装正品支持实单 |
询价 | ||
CYPRESS |
24+ |
SOP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
Cypress |
21+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
CYPRESS |
24+ |
SOP |
189 |
询价 |