首页>CY7C1484V25-167AXC>规格书详情
CY7C1484V25-167AXC中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1483V33-133BGC
- CY7C1483V33-133BZC
- CY7C1483V33-117AC
- CY7C1483V33-150AC
- CY7C1483V33-150BGC
- CY7C1483V33-133AC
- CY7C1483V33-117BZC
- CY7C1483V33-100BZC
- CY7C1483V33-150BZC
- CY7C1483V33-117BGC
- CY7C1484V25
- CY7C1483V33-133BZC
- CY7C1483V33-133AXC
- CY7C1483V33-100BZXC
- CY7C1483V33-133BZXC
- CY7C1483V33-133BZI
- CY7C1483V33-133BZXI
- CY7C1483V33-100BZXI
CY7C1484V25-167AXC规格书详情
72-Mbit (2M x 36/4M x 18) Pipelined DCD Sync SRAM
特性 Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (double cycle deselect)
• Depth expansion without wait state
• 2.5V core power supply (VDD)
• 2.5V/1.8V IO supply (VDDQ)
• Fast clock-to-output times
— 3.0 ns (for 250-MHz device)
• Provide high performance 3-1-1-1 access rate
• User selectable burst counter supporting Intel®
Pentium® interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self timed writes
• Asynchronous output enable
• CY7C1484V25, CY7C1485V25 available in JEDEC
standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free
165-ball FBGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode option
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Cypress |
DIP/18 |
5800 |
Cypress一级分销,原装原盒原包装! |
询价 | |||
cyp |
2023+ |
原厂封装 |
50000 |
原装现货 |
询价 | ||
CYPRESS/赛普拉斯 |
22+ |
DIP18 |
15330 |
原装正品 |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
NA/ |
3272 |
原装现货,当天可交货,原型号开票 |
询价 | ||
CYPRESS |
24+ |
DIP |
90000 |
进口原装现货假一罚十价格合理 |
询价 | ||
cyp |
24+ |
N/A |
6980 |
原装现货,可开13%税票 |
询价 | ||
CYPRESS |
22+ |
DIP18 |
8000 |
原装正品支持实单 |
询价 | ||
CYPRESS |
23+ |
DIP |
9526 |
询价 | |||
CYPRESS/赛普拉斯 |
23+ |
CDIP18 |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
CYPRESS |
23+ |
N/A |
4564 |
专注配单,只做原装进口现货 |
询价 |