首页>CY7C1471V33-100BZC>规格书详情
CY7C1471V33-100BZC中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1471V33-100AXC
- CY7C1471V33_13
- CY7C1471V33_12
- CY7C1471V33_07
- CY7C1471V33
- CY7C1471V33
- CY7C1471V25-133BZXI
- CY7C1471V25-133BZXC
- CY7C1471V25-133BZXC
- CY7C1471V25-133BZI
- CY7C1471V25-133BZC
- CY7C1471V25-133BZC
- CY7C1471V25-133AXI
- CY7C1471V25-133AXC
- CY7C1471V25-133AXC
- CY7C1471V25-133AXC
- CY7C1471V25-100BZXI
- CY7C1471V25-100BZXC
CY7C1471V33-100BZC规格书详情
Functional Description [1]
The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.
特性 Features
• No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
• Supports up to 133 MHz bus operations with zero wait states
• Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™ devices
• Internally self timed output buffer control to eliminate the need to use OE
• Registered inputs for flow through operation
• Byte Write capability
• 3.3V/2.5V IO supply (VDDQ)
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend operation
• Synchronous self timed writes
• Asynchronous Output Enable (OE)
• CY7C1471V33, CY7C1473V33 available in
JEDEC-standard Pb-free 100-Pin TQFP, Pb-free and
non-Pb-free 165-Ball FBGA package. CY7C1475V33
available in Pb-free and non-Pb-free 209-Ball FBGA
package
• Three Chip Enables (CE1, CE2, CE3) for simple depth expansion
• Automatic power down feature available using ZZ mode or CE deselect
• IEEE 1149.1 JTAG Boundary Scan compatible
• Burst Capability — linear or interleaved burst order
• Low standby power
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
CypressSemiconductor |
23+ |
NA |
300 |
专做原装正品,假一罚百! |
询价 | ||
CYPRESS |
24+ |
SMD |
40 |
“芯达集团”专营军工百分之百原装进口 |
询价 | ||
Cypress Semiconductor Corp |
25+ |
100-LQFP |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Cypress |
23+ |
100-TQFP |
65600 |
询价 | |||
CYPRESS |
25+ |
QFP |
30000 |
代理全新原装现货,价格优势 |
询价 | ||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
询价 | ||
CY |
25+23+ |
28844 |
绝对原装正品全新进口深圳现货 |
询价 | |||
Cypress(赛普拉斯) |
21+ |
TQFP-100 |
30000 |
只做原装,质量保证 |
询价 | ||
Cypress |
23+ |
100-LQFP(14x20) |
1389 |
专业分销产品!原装正品!价格优势! |
询价 | ||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 |


