首页 >CY7C1352B>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CY7C1352B

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-100AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-133AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-143AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-150AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-166AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B-80AC

256K x 18 Pipilined SRAm with NoBL Architecture

Functional Description The CY7C1352B is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to

文件:189 Kbytes 页数:12 Pages

CYPRESSCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1352B

256K x 18 Pipilined SRAm with NoBL Architecture

Infineon

英飞凌

详细参数

  • 型号:

    CY7C1352B

  • 制造商:

    Cypress Semiconductor

  • 功能描述:

    SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 5ns 100-Pin TQFP

供应商型号品牌批号封装库存备注价格
CY
23+
QFP
3600
绝对全新原装!现货!特价!请放心订购!
询价
24+
TQFP
6980
原装现货,可开13%税票
询价
CYPRESS
16+
QFP
1527
进口原装现货/价格优势!
询价
CYP
24+/25+
39
原装正品现货库存价优
询价
CYPRESS
25+
TQFP
1675
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
询价
CY
24+
TQFP100
31
询价
CY
24+
TQFP
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
CYPRESS
05+
原厂原装
4376
只做全新原装真实现货供应
询价
CYPRESS
2015+
QFP
19889
一级代理原装现货,特价热卖!
询价
CY
25+
QFP
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
更多CY7C1352B供应商 更新时间2026-1-30 17:43:00