首页>CY7C1311CV18-278BZXI>规格书详情
CY7C1311CV18-278BZXI中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1311CV18-250BZC
- CY7C1311CV18-250BZI
- CY7C1311CV18-167BZC
- CY7C1311CV18-167BZI
- CY7C1311BV18-278BZI
- CY7C1311BV18-300BZXI
- CY7C1311BV18-278BZXC
- CY7C1311BV18-300BZC
- CY7C1311BV18-300BZI
- CY7C1311BV18-278BZXI
- CY7C1311BV18-300BZXC
- CY7C1311CV18
- CY7C1311CV18-278BZI
- CY7C1311CV18-250BZXC
- CY7C1311CV18-278BZC
- CY7C1311CV18-167BZXI
- CY7C1311CV18-167BZXC
- CY7C1311CV18-200BZI
CY7C1311CV18-278BZXI规格书详情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
特性 Features
■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR™-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS/赛普拉斯 |
25+ |
BGA |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
CYPRESSS |
1950+ |
BGA |
4856 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
Cypress |
23+ |
165-FBGA(13x15) |
71890 |
专业分销产品!原装正品!价格优势! |
询价 | ||
CYPRESS/赛普拉斯 |
23+ |
BGA |
98900 |
原厂原装正品现货!! |
询价 | ||
原装CYPRESS |
21+ |
BGA |
164 |
原装现货假一赔十 |
询价 | ||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
BGA |
27744 |
只做原装 公司现货库存 |
询价 | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
CYPRESS |
2020+ |
BGA |
120 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
询价 |