首页>CY54FCT273ATLMB>规格书详情
CY54FCT273ATLMB中文资料德州仪器数据手册PDF规格书
CY54FCT273ATLMB规格书详情
Function, Pinout, and Drive Compatible
With FCT and F Logic
Reduced VOH (Typically = 3.3 V) Versions
of Equivalent FCT Functions
Edge-Rate Control Circuitry for
Significantly Improved Noise
Characteristics
Ioff Supports Partial-Power-Down Mode
Operation
Matched Rise and Fall Times
ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
Fully Compatible With TTL Input and
Output Logic Levels
CY54FCT273T
– 32-mA Output Sink Current
– 12-mA Output Source Current
CY74FCT273T
– 64-mA Output Sink Current
– 32-mA Output Source Current
description
The ’FCT273T devices consist of eight
edge-triggered D-type flip-flops with individual
D inputs and Q outputs. The common
buffered-clock (CP) and master-reset (MR) inputs
load and reset all flip-flops simultaneously. These
devices are edge-triggered registers. The state of
each D input (one setup time before the
low-to-high clock transition) is transferred to the
corresponding flip-flop’s Q output. All outputs are
forced low by a low logic level on the MR input.
This device is fully specified for
partial-power-down applications using Ioff. The Ioff
circuitry disables the outputs, preventing
damaging current backflow through the device
when it is powered down.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
LCCC20 |
1476 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
CY |
2308+ |
LCC |
4862 |
只做进口原装!假一赔百!自己库存价优! |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
Cypress |
CDIP-20 |
8600 |
Cypress一级分销,原装原盒原包装! |
询价 | |||
TI/德州仪器 |
24+ |
CDIP20 |
1500 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
23+ |
CDIP20 |
3200 |
公司只做原装,可来电咨询 |
询价 | ||
CY |
24+ |
LCC |
200 |
进口原装正品优势供应 |
询价 | ||
CYPRESS/赛普拉斯 |
专业军工 |
LCC |
860 |
只做原装正品现货授权货源 |
询价 | ||
TI |
22+ |
CLCC |
5000 |
只做原装,假一赔十 |
询价 | ||
CYPRESS |
22+ |
CDIP |
536 |
原装现货 |
询价 |