首页>CY23S08SC-2T>规格书详情
CY23S08SC-2T中文资料赛普拉斯数据手册PDF规格书
CY23S08SC-2T规格书详情
Functional Description
The CY23S08 is a 3.3V zero delay buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback must be driven into the FBK pin, and obtained from one of the outputs. The input-to-output propagation delay is less than 350 ps, and output-to-output skew is less than 250 ps.
特性 Features
■ Zero input output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations (see Table 3 on page 3)
■ Multiple low-skew outputs
❐ 45 ps typical output-output skew (–1)
❐ Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 140 MHz operating range
■ 65 ps typical cycle-cycle jitter (–1, –1H)
■ Advanced 0.65μ CMOS technology
■ Space saving 16-pin, 150-mil SOIC/TSSOP packages
■ 3.3V operation
■ Spread Aware
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS(赛普拉斯) |
24+ |
SOIC16 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
CYPRESS(赛普拉斯) |
24+ |
SOIC16 |
1493 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
CYPRESS |
23+ |
SOP16 |
8650 |
受权代理!全新原装现货特价热卖! |
询价 | ||
COMPX |
24+ |
QFN-20 |
11016 |
公司现货库存,支持实单 |
询价 | ||
CYPRESS |
25+ |
SOP16 |
1872 |
原装正品,假一罚十! |
询价 | ||
CYPRESS/赛普拉斯 |
23+ |
SOP16 |
6000 |
专业配单保证原装正品假一罚十 |
询价 | ||
CYPRESS/赛普拉斯 |
25+ |
(SOP) |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
CYPRESS |
22+ |
SOP |
8000 |
原装正品支持实单 |
询价 | ||
CY |
24+ |
SOP |
87 |
询价 | |||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 |