首页>CDCU877RHAT.A>规格书详情

CDCU877RHAT.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

CDCU877RHAT.A

功能描述

1.8-V PHASE LOCK LOOP CLOCK DRIVER

丝印标识

CDCU877

封装外壳

VQFN

文件大小

1.19162 Mbytes

页面数量

23

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-12-11 23:00:00

人工找货

CDCU877RHAT.A价格和库存,欢迎联系客服免费人工找货

CDCU877RHAT.A规格书详情

FEATURES

· 1.8-V Phase Lock Loop Clock Driver for

Double Data Rate (DDR II) Applications

· Spread Spectrum Clock Compatible

· Operating Frequency: 10 MHz to 400 MHz

· Low Current Consumption: <135 mA

· Low Jitter (Cycle-Cycle): ±30 ps

· Low Output Skew: 35 ps

· Low Period Jitter: ±20 ps

· Low Dynamic Phase Offset: ±15 ps

· Low Static Phase Offset: ±50 ps

· Distributes One Differential Clock Input to Ten

Differential Outputs

· 52-Ball μBGA (MicroStar™ Junior BGA,

0,65-mm pitch) and 40-Pin MLF

· External Feedback Pins (FBIN, FBIN) are Used

to Synchronize the Outputs to the Input

Clocks

· Meets or Exceeds JESD82-8 PLL Standard for

PC2-3200/4300

· Fail-Safe Inputs

DESCRIPTION

The CDCU877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock

input pair (CK, CK) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock

outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks

(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the

clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in

frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions

as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.

When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection

circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low

power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being

logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the

PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within

the specified stabilization time.

The CDCU877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from

—40°C to 85°C.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
QFN40EP(6x6)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI(德州仪器)
24+
QFN40EP(6x6)
3238
原装现货,免费供样,技术支持,原厂对接
询价
TI
23+
NA
20000
全新原装假一赔十
询价
TI
20+
QFN
53650
TI原装主营-可开原型号增税票
询价
TI/德州仪器
25+
VQFN-40
860000
明嘉莱只做原装正品现货
询价
TI
22+
40VQFN
9000
原厂渠道,现货配单
询价
TI
2015+
SOP
19889
一级代理原装现货,特价热卖!
询价
TI
23+
N/A
560
原厂原装
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI
24+
7500
40-QFN
询价