首页>CDCU2A877NMKR.A>规格书详情
CDCU2A877NMKR.A中文资料德州仪器数据手册PDF规格书
CDCU2A877NMKR.A规格书详情
FEATURES
· 1.8-V/1.9-V Phase Lock Loop Clock Driver for
Double Data Rate ( DDR II ) Applications
· Spread Spectrum Clock Compatible
· Operating Frequency: 125 MHz to 410 MHz
· Application Frequency: 160 MHz to 410 MHz
· Low Jitter (Cycle-Cycle): ±40 ps
· Low Output Skew: 35 ps
· Stabilization Time <6 μs
· Distributes One Differential Clock Input to 10
Differential Outputs
· High-Drive Version of CDCUA877
· 52-Ball mBGA (MicroStar Junior™ BGA,
0,65-mm pitch)
· External Feedback Pins ( FBIN, FBIN ) are
Used to Synchronize the Outputs to the Input
Clocks
· Meets or Exceeds CUA877/CUA878
Specification PLL Standard for
PC2-3200/4300/5300/6400
· Fail-Safe Inputs
DESCRIPTION
The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock
input pair (CK, CK) to 10 differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock
outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks
(FBIN, FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the
clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in
frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions
as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running.
When AVDD is grounded, the PLL is turned off and bypassed for test purposes.
When both clock inputs (CK, CK) are logic low, the device enters in a low power mode. An input logic detection
circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low
power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being
logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the
PLL obtains phase lock between the feedback clock pair (FBIN, FBIN) and the clock input pair (CK, CK) within
the specified stabilization time.
The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from
0°C to 70°C.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
BGA52 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
150 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI |
23+ |
NA |
20000 |
全新原装假一赔十 |
询价 | ||
TI/德州仪器 |
22+ |
BGA-52 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI |
8 |
BGA-52 |
985 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
22+ |
52BGA MICROSTAR JUNIOR (7x4.5) |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI |
25+ |
BGA-52 |
3000 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
TI/德州仪器 |
2450+ |
NFBGA52 |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
TI/德州仪器 |
25+ |
BGA-52 |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI |
23+ |
BGA-52 |
8560 |
受权代理!全新原装现货特价热卖! |
询价 |


