首页>CDCM61004>规格书详情

CDCM61004中文资料1:4 超低抖动晶振时钟发生器数据手册TI规格书

PDF无图
厂商型号

CDCM61004

参数属性

CDCM61004 封装/外壳为32-VFQFN 裸露焊盘;包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLK GEN 1:4 LOW JITTER 32QFN

功能描述

1:4 超低抖动晶振时钟发生器

封装外壳

32-VFQFN 裸露焊盘

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 20:52:00

人工找货

CDCM61004价格和库存,欢迎联系客服免费人工找货

CDCM61004规格书详情

描述 Description

The CDCM61004 is a highly versatile, low-jitter frequency synthesizer capable of generating four low-jitter clock outputs, selectable between low-voltage positive emitter coupled logic (LVPECL), low-voltage differential signaling (LVDS), or low-voltage complementary metal oxide semiconductor (LVCMOS) outputs, from a low-frequency crystal of LVCMOS input for a variety of wireline and data communication applications. The CDCM61004 features an onboard PLL that can be easily configured solely through control pins. The overall output random jitter performance is less than 1 ps, RMS (from 10 kHz to 20 MHz), making this device a perfect choice for use in demanding applications such as SONET, Ethernet, Fibre Channel, and SAN. The CDCM61004 is available in a small, 32-pin, 5-mm × 5-mm VQFN package.

The CDCM61004 is a high-performance, low-phase noise, fully-integrated voltage-controlled oscillator (VCO) clock synthesizer with four universal output buffers that can be configured to be LVPECL, LVDS, or LVCMOS compatible. Each universal output can also be converted to two LVCMOS outputs. Additionally, an LVCMOS bypass output clock is available in an output configuration which can help with crystal loading to achieve an exact desired input frequency. It has one fully-integrated, low-noise, LC-based VCO that operates in the1.75 GHz to 2.05 GHz range.

The phase-locked loop (PLL) synchronizes the VCO with respect to the input, which can either be a low-frequency crystal. The output share an output divider sourced from the VCO core. All device settings are managed through a control pin structure, which has two pins that control the prescaler and feedback divider, three pins that control the output divider, two pins that control the output type, and one pin that controls the output enable. Any time the PLL settings (including the input frequency, prescaler divider, or feedback divider) are altered, a reset must be issued through the Reset control pin (active low for device reset). The reset initiates a PLL recalibration process to ensure PLL lock. When the device is in reset, the outputs and dividers are turned off.

The output frequency (fOUT) is proportional to the frequency of the input clock (fIN). The feedback divider, output divider, and VCO frequency set fOUT with respect to fIN.

The output divider can be chosen from 1, 2, 3, 4, 6, or 8 through the use of control pins. Feedback divider and prescaler divider combinations can be chosen from 25 and 3, 24 and 3, 20 and 4, or 15 and 5, respectively, also through the use of control pins. CDCM61004 Block Diagram shows a high-level diagram of the CDCM61004.

The device operates in a 3.3-V supply environment and is characterized for operation from –40°C to 85°C.

特性 Features

• One Crystal/LVCMOS Reference Input Including 24.8832 MHz, 25 MHz, and 26.5625 MHz
• Input Frequency Range: 21.875 MHz to 28.47 MHz
• On-Chip VCO Operates in Frequency Range of 1.75 GHz to 2.05 GHz
• 4x Output Available:
• Pin-Selectable Between LVPECL, LVDS, or 2-LVCMOS; Operates at 3.3 V

• LVCMOS Bypass Output Available
• Output Frequency Selectable by /1, /2, /3, /4, /6, /8 from a Single Output Divider
• Supports Common LVPECL/LVDS Output Frequencies:
• 62.5 MHz, 74.25 MHz, 75 MHz, 77.76 MHz, 100 MHz, 106.25 MHz, 125 MHz, 150 MHz, 155.52 MHz, 156.25 MHz, 159.375 MHz, 187.5 MHz, 200 MHz, 212.5 MHz, 250 MHz, 311.04 MHz, 312.5 MHz, 622.08 MHz, 625 MHz

• Supports Common LVCMOS Output Frequencies:
• 62.5 MHz, 74.25 MHz, 75 MHz, 77.76 MHz, 100 MHz, 106.25 MHz, 125 MHz, 150 MHz, 155.52 MHz, 156.25 MHz, 159.375 MHz, 187.5 MHz, 200 MHz, 212.5 MHz, 250 MHz

• Output Frequency Range: 43.75 MHz to 683.264 MHz
• Internal PLL Loop Bandwidth: 400 kHz
• High-Performance PLL Core:
• Phase Noise typically at –146 dBc/Hz at 5-MHz Offset for 625-MHz LVPECL Output
• Random Jitter typically at 0.509 ps, RMS (10 kHz to 20 MHz) for 625-MHz LVPECL Output

• Output Duty Cycle Corrected to 50% (± 5%)
• Low Output Skew of 30 ps on LVPECL Outputs
• Divider Programming Using Control Pins:
• Two Pins for Prescaler/Feedback Divider
• Three Pins for Output Divider
• Two Pins for Output Select

• Chip Enable Control Pin Available
• 3.3-V Core and I/O Power Supply
• Industrial Temperature Range: –40°C to 85°C
• 5-mm × 5-mm, 32-pin, VQFN (RHB) Package
• ESD Protection Exceeds 2 kV (HBM)

技术参数

  • 制造商编号

    :CDCM61004

  • 生产厂家

    :TI

  • Number of outputs

    :4

  • Output frequency (Max) (MHz)

    :683.264

  • Core supply voltage (V)

    :3.3

  • Output supply voltage (V)

    :3.3

  • Input type

    :XTAL

  • Output type

    :LVPECL

  • Operating temperature range (C)

    :-40 to 85

  • Features

    :3.3-V VCC/VDD

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
VQFN32
56577
只供应原装正品 欢迎询价
询价
TI(德州仪器)
24+/25+
10000
原装正品现货库存价优
询价
TI
20+
QFN
53650
TI原装主营-可开原型号增税票
询价
TI
13+
QFN
200
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
22+
5000
询价
TI/德州仪器
24+
VQFN32
1313
大批量供应优势库存热卖
询价
TI
14+
QFN
28791
原盘现货/250
询价
TI/德州仪器
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI/德州仪器
22+
QFN
12245
现货,原厂原装假一罚十!
询价
TI
24+
VQFN|32
8230
免费送样原盒原包现货一手渠道联系
询价