首页>CDCF2509PWR.B>规格书详情
CDCF2509PWR.B中文资料德州仪器数据手册PDF规格书
CDCF2509PWR.B规格书详情
Use CDCVF2509A as a Replacement for
this Device
Designed to Meet PC133 SDRAM
Registered DIMM Specification Rev. 0.9
Spread Spectrum Clock Compatible
Operating Frequency 25 MHz to 140 MHz
Static Phase Error Distribution at 66 MHz to
133 MHz is ±125 ps
Jitter (cyc−cyc) at 66 MHz to 133 MHz Is
|70| ps
Available in Plastic 24-Pin TSSOP
Phase-Lock Loop Clock Distribution for
Synchronous DRAM Applications
Distributes One Clock Input to One Bank of
Five and One Bank of Four Outputs
Separate Output Enable for Each Output
Bank
External Feedback (FBIN) Terminal Is Used
to Synchronize the Outputs to the Clock
Input
On-Chip Series Damping Resistors
No External RC Network Required
Operates at 3.3 V
description
The CDCF2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL
to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CDCF2509 operates at 3.3 V VCC. It also
provides integrated series-damping resistors that make it ideal for driving point-to-point loads.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output
signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled
or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in
phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CDCF2509 does not require external RC networks. The loop filter
for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDCF2509 requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required following power up and application
of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback
signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.
The CDCF2509 is characterized for operation from 0°C to 85°C.
For application information refer to application reports High Speed Distribution Design Techniques for
CDC509/516/2509/2510/2516 (literature number SLMA003) and Using CDC2509A/2510A PLL with Spread
Spectrum Clocking (SSC) (literature number SCAA039).
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
2025+ |
TSSOP-24 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
23+ |
TSOP24 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TexasInstruments |
18+ |
IC3.3VPLLCLOCK-DRVR24-TS |
6580 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TI |
2025+ |
TSSOP24 |
4845 |
全新原厂原装产品、公司现货销售 |
询价 | ||
TI |
25+ |
TSSOP5.2 |
3200 |
原装正品长期现货 |
询价 | ||
TI |
21+ |
TSSOP5.2 |
3200 |
全新原装,支持实单,非诚勿扰 |
询价 | ||
TI |
23+ |
24-TSSOP |
3115 |
正品原装货价格低 |
询价 | ||
TI |
00/01+ |
TSSOP-24 |
8960 |
全新原装100真实现货供应 |
询价 | ||
TI |
23+ |
TSSOP5. |
8650 |
受权代理!全新原装现货特价热卖! |
询价 | ||
TI |
23+ |
NA |
20000 |
询价 |