首页>CDC536DBG4>规格书详情

CDC536DBG4集成电路(IC)的时钟发生器PLL频率合成器规格书PDF中文资料

PDF无图
厂商型号

CDC536DBG4

参数属性

CDC536DBG4 封装/外壳为28-SSOP(0.209",5.30mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLOCK DRIVER 28-SSOP

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS
IC 3.3V PLL CLOCK DRIVER 28-SSOP

丝印标识

CDC536

封装外壳

SSOP / 28-SSOP(0.209",5.30mm 宽)

文件大小

350.98 Kbytes

页面数量

16

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-11-29 23:00:00

人工找货

CDC536DBG4价格和库存,欢迎联系客服免费人工找货

CDC536DBG4规格书详情

CDC536DBG4属于集成电路(IC)的时钟发生器PLL频率合成器。由德州仪器制造生产的CDC536DBG4时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。

FEATURES

· Low-Output Skew for Clock-Distribution and

Clock-Generation Applications

· Operates at 3.3-V VCC

· Distributes One Clock Input to Six Outputs

· One Select Input Configures Three Outputs to

Operate at One-Half or Double the Input

Frequency

· No External RC Network Required

· External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

· Application for Synchronous DRAM,

High-Speed Microprocessor

· Negative-Edge-Triggered Clear for

Half-Frequency Outputs

· TTL-Compatible Inputs and Outputs

· Outputs Drive 50-W Parallel-Terminated

Transmission Lines

· State-of-the-Art EPIC-IIB™ BiCMOS Design

Significantly Reduces Power Dissipation

· Distributed VCC and Ground Pins Reduce

Switching Noise

· Packaged in Plastic 28-Pin Shrink Small

Outline Package

DESCRIPTION

The CDC536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely

align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically

designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to

100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC536 operates at 3.3-V

VCC and is designed to drive a 50-W transmission line.

The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to the input clock

(CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between

CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input

configures three Y outputs to operate at one-half or double the CLKIN frequency depending on which pin is fed

back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty

cycle at the input clock.

Output-enable (OE) is provided for output control. When OE is high, the outputs are in the high-impedance state.

When OE is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass

the PLL. TEST should be strapped to GND for normal operation.

产品属性

更多
  • 产品编号:

    CDC536DBG4

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 时钟发生器,PLL,频率合成器

  • 包装:

    卷带(TR)

  • 类型:

    PLL 时钟驱动器

  • PLL:

    带旁路

  • 输入:

    TTL

  • 输出:

    LVTTL

  • 比率 - 输入:

    1:6

  • 差分 - 输入:

    无/无

  • 频率 - 最大值:

    100MHz

  • 分频器/倍频器:

    是/是

  • 电压 - 供电:

    3V ~ 3.6V

  • 工作温度:

    0°C ~ 70°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    28-SSOP(0.209",5.30mm 宽)

  • 供应商器件封装:

    28-SSOP

  • 描述:

    IC 3.3V PLL CLOCK DRIVER 28-SSOP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SSOP28208mil
942
只做原装,提供一站式配单服务,代工代料。BOM配单
询价
TI(德州仪器)
24+
SSOP28208mil
1511
原装现货,免费供样,技术支持,原厂对接
询价
TI
99+
SSOP28
200
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI
2025+
SSOP
3565
全新原厂原装产品、公司现货销售
询价
TI
25+23+
SSOP28
32010
绝对原装正品全新进口深圳现货
询价
TI
23+
SSOP/28
7000
绝对全新原装!100%保质量特价!请放心订购!
询价
TI
24+
SSOP28
1800
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TexasInstruments
18+
IC3.3VPLLCLOCKDRIVER28-S
6580
公司原装现货/欢迎来电咨询!
询价
TI
23+
SSOP
3200
公司只做原装,可来电咨询
询价