首页>CDC516DGG.B>规格书详情

CDC516DGG.B中文资料德州仪器数据手册PDF规格书

CDC516DGG.B
厂商型号

CDC516DGG.B

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER

丝印标识

CDC516

封装外壳

TSSOP

文件大小

569.86 Kbytes

页面数量

18

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-7-2 10:20:00

人工找货

CDC516DGG.B价格和库存,欢迎联系客服免费人工找货

CDC516DGG.B规格书详情

Use CDCVF2510A as a Replacement for

this Device

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to Four Banks

of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

No External RC Network Required

Operates at 3.3-V VCC

Packaged in Plastic 48-Pin Thin Shrink

Small-Outline Package

description

The CDC516 is a high-performance, low-skew,

low-jitter, phase-lock loop clock driver. It uses a

phase-lock loop (PLL) to precisely align, in both

frequency and phase, the feedback output

(FBOUT) to the clock (CLK) input signal. It is

specifically designed for use with synchronous

DRAMs. The CDC516 operates at 3.3-V VCC and

is designed to drive up to five clock loads per

output.

Four banks of four outputs provide 16 low-skew,

low-jitter copies of the input clock. Output signal

duty cycles are adjusted to 50 percent,

independent of the duty cycle at the input clock.

Each bank of outputs can be enabled or disabled

separately via the 1G, 2G, 3G, and 4G control

inputs. When the G inputs are high, the outputs

switch in phase and frequency with CLK; when the

G inputs are low, the outputs are disabled to the

logic-low state.

Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for

the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required following power up and application

of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or

feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC516 is characterized for operation from 0°C to 70°C.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
TSSOP48
839
正品原装--自家现货-实单可谈
询价
TI
20+
SSSOP48
2960
诚信交易大量库存现货
询价
TI
23+
TSSOP48
15000
一级代理原装现货
询价
TI/德州仪器
24+
TSSOP-48
9600
原装现货,优势供应,支持实单!
询价
TI
2025+
TSSOP-48
16000
原装优势绝对有货
询价
TI
25+
TSSOP48
100
主打产品,长备大量现货
询价
TI
23+
TSSOP48
6000
原装正品假一罚百!可开增票!
询价
TI
16+
原厂封装
10000
全新原装正品,代理优势渠道供应,欢迎来电咨询
询价
Texas Instruments
24+
48-TSSOP
56200
一级代理/放心采购
询价
TI
23+
48-TSSOP
3115
正品原装货价格低
询价