首页>CDC2536DBR.B>规格书详情

CDC2536DBR.B中文资料德州仪器数据手册PDF规格书

CDC2536DBR.B
厂商型号

CDC2536DBR.B

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

丝印标识

CDC2536

封装外壳

SSOP

文件大小

348.1 Kbytes

页面数量

16

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-7-5 11:10:00

人工找货

CDC2536DBR.B价格和库存,欢迎联系客服免费人工找货

CDC2536DBR.B规格书详情

FEATURES

· Low Output Skew for Clock-Distribution and

Clock-Generation Applications

· Operates at 3.3-V VCC

· Distributes One Clock Input to Six Outputs

· One Select Input Configures Three Outputs to

Operate at One-Half or Double the Input

Frequency

· No External RC Network Required

· On-Chip Series Damping Resistors

· External Feedback Pin (FBIN) Is Used to

Synchronize the Outputs to the Clock Input

· Application for Synchronous DRAM,

High-Speed Microprocessor

· TTL-Compatible Inputs and Outputs

· Outputs Drive 50-W Parallel-Terminated

Transmission Lines

· State-of-the-Art EPIC-IIB™ BiCMOS Design

Significantly Reduces Power Dissipation

· Distributed VCC and Ground Pins Reduce

Switching Noise

· Packaged in Plastic 28-Pin Shrink

Small-Outline Package

DESCRIPTION

The CDC2536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to

precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is

specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from

50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC2536

operates at 3.3-V VCC and is designed to drive a 50-W transmission line. The CDC2536 also provides on-chip

series-damping resistors, eliminating the need for external termination components.

The feedback (FBIN) input is used to synchronize the output clocks in frequency and phase to the input clock

(CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between

CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input

configures three Y outputs to operate at one-half or double the CLKIN frequency, depending on which pin is fed

back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty

cycle at the input clock.

Output-enable (OE) is provided for output control. When OE is high, the outputs are in the high-impedance state.

When OE is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass

the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC2536 does not require external RC networks. The loop filter for

the PLL is included on-chip, minimizing component count, board space, and cost.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
28SSOP
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
TI(德州仪器)
24+
SSOP28208mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI/德州仪器
24+
NA/
3914
原装现货,当天可交货,原型号开票
询价
TI
25+
SSOP28
500
主打产品,长备大量现货
询价
TI/德州仪器
2447
TSSOP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI
2025+
SSOP-28
16000
原装优势绝对有货
询价
TI/德州仪器
23+
SSOP
50000
全新原装正品现货,支持订货
询价
22+
5000
询价
TI
23+
SSOP
50000
全新原装正品现货,支持订货
询价