首页>CDC2509B>规格书详情

CDC2509B集成电路(IC)的时钟发生器PLL频率合成器规格书PDF中文资料

CDC2509B
厂商型号

CDC2509B

参数属性

CDC2509B 封装/外壳为24-TSSOP(0.173",4.40mm 宽);包装为托盘;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC PLL CLOCK DVR 3.3V 24-TSSOP

功能描述

3.3-V PHASE-LOCK LOOP CLOCK DRIVER
IC PLL CLOCK DVR 3.3V 24-TSSOP

封装外壳

24-TSSOP(0.173",4.40mm 宽)

文件大小

476.96 Kbytes

页面数量

15

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-8-4 20:00:00

人工找货

CDC2509B价格和库存,欢迎联系客服免费人工找货

CDC2509B规格书详情

CDC2509B属于集成电路(IC)的时钟发生器PLL频率合成器。由美国德州仪器公司制造生产的CDC2509B时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。

Use CDCVF2509A as a Replacement for

this Device

Designed to Meet PC SDRAM Registered

DIMM Specification

Spread Spectrum Clock Compatible

Operating Frequency 25 MHz to 125 MHz

Phase Error Time Minus Jitter at 66 MHz to

100 MHz Is ±150 ps

Jitter (peak − peak) at 66 MHz to 100 MHz Is

±80 ps

Jitter (cycle − cycle) at 66 MHz to 100 MHz

Is |100 ps|

Available in Plastic 24-Pin TSSOP

Phase-Lock Loop Clock Distribution for

Synchronous DRAM Applications

Distributes One Clock Input to One Bank of

Five and One Bank of Four Outputs

Separate Output Enable for Each Output

Bank

External Feedback (FBIN) Terminal Is Used

to Synchronize the Outputs to the Clock

Input

On-Chip Series Damping Resistors

No External RC Network Required

Operates at 3.3 V

description

The CDC2509B is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock drivers. They use a PLL

to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal.

They are specifically designed for use with synchronous DRAMs. The CDC2509B operates at 3.3-V VCC. They

also provide integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output

signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled

or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in

phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC2509B does not require external RC networks. The loop filter

for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2509B requires a stabilization time to achieve phase lock of the

feedback signal to the reference signal. This stabilization time is required, following power up and application

of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback

signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

产品属性

更多
  • 产品编号:

    CDC2509BPWG4

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 时钟发生器,PLL,频率合成器

  • 包装:

    托盘

  • 类型:

    PLL 时钟驱动器

  • PLL:

    带旁路

  • 输入:

    LVTTL

  • 输出:

    LVTTL

  • 比率 - 输入:

    1:9

  • 差分 - 输入:

    无/无

  • 频率 - 最大值:

    125MHz

  • 分频器/倍频器:

    无/无

  • 电压 - 供电:

    3V ~ 3.6V

  • 工作温度:

    0°C ~ 70°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    24-TSSOP(0.173",4.40mm 宽)

  • 供应商器件封装:

    24-TSSOP

  • 描述:

    IC PLL CLOCK DVR 3.3V 24-TSSOP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
NA/
1545
优势代理渠道,原装正品,可全系列订货开增值税票
询价
HITACHI
2016+
SSOP24
6523
只做原装正品现货!或订货!
询价
TI
24+/25+
304
原装正品现货库存价优
询价
TI
0831+
TSSOP14
27135
进口原盘现货/2K
询价
TI
23+
TSSOP24
5000
全新原装,支持实单,非诚勿扰
询价
HITACHI
22+
TSSOP-24
5000
只做原装,假一赔十
询价
TI
23+
NA
1216
专做原装正品,假一罚百!
询价
TI
23+
TSSOP24
30000
代理全新原装现货,价格优势
询价
TI/德州仪器
24+
TSSOP-24
24075
原装现货假一赔十
询价
TI
25+23+
24108
绝对原装正品全新进口深圳现货
询价