首页>CD74HCT40105E.A>规格书详情
CD74HCT40105E.A中文资料德州仪器数据手册PDF规格书
CD74HCT40105E.A规格书详情
Features
• Independent Asynchronous Inputs and Outputs
• Expandable in Either Direction
• Reset Capability
• Status Indicators on Inputs and Outputs
• Three-State Outputs
• Shift-Out Independent of Three-State Control
• Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
• Wide Operating Temperature Range . . . -55oC to 125oC
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL
Logic ICs
• HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL = 30%, NIH = 30% of VCC
at VCC = 5V
• HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
VIL= 0.8V (Max), VIH = 2V (Min)
- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH
Applications
• Bit-Rate Smoothing
• CPU/Terminal Buffering
• Data Communications
• Peripheral Buffering
• Line Printer Input Buffers
• Auto-Dialers
• CRT Buffer Memories
• Radar Data Acquisition
Description
The ’HC40105 and ’HCT40105 are high-speed silicon-gate
CMOS devices that are compatible, except for “shift-out”
circuitry, with the CD40105B. They are low-power first-in-out
(FIFO) “elastic” storage registers that can store 16 four-bit
words. The 40105 is capable of handling input and output
data at different shifting rates. This feature makes it
particularly useful as a buffer between asynchronous
systems.
Each work position in the register is clocked by a control flipflop,
which stores a marker bit. A “1” signifies that the position’s
data is filled and a “0” denotes a vacancy in that position.
The control flip-flop detects the state of the preceding
flip-flop and communicates its own status to the succeeding
flip-flop. When a control flip-flop is in the “0” state and sees a
“1” in the preceeding flip-flop, it generates a clock pulse that
transfers data from the preceding four data latches into its
own four data latches and resets the preceding flip-flop to
“0”. The first and last control flip-flops have buffered outputs.
Since all empty locations “bubble” automatically to the input
end, and all valid data ripple through to the output end, the
status of the first control flip-flop (DATA-IN READY) indicates
if the FIFO is full, and the status of the last flip-flop (DATAOUT
READY) indicates if the FIFO contains data. As the
earliest data are removed from the bottom of the data stack
(the output end), all data entered later will automatically
propagate (ripple) toward the output.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
SOP16 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI(德州仪器) |
24+ |
SOP16 |
1504 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI(德州仪器) |
2024+ |
SOIC-16 |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI |
24+ |
240 |
询价 | ||||
Texas Instruments |
23+ |
16-SOIC |
4500 |
特惠实单价格秒出原装正品假一罚万 |
询价 | ||
TI |
2025+ |
PDIP-16 |
16000 |
原装优势绝对有货 |
询价 | ||
TI |
22+ |
16-SOIC |
5000 |
全新原装,力挺实单 |
询价 | ||
TexasInstruments |
18+ |
ICFIFOREGISTER4X1616DIP |
6580 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TI |
23+ |
2013+ |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
TI(德州仪器) |
2447 |
SOIC-16 |
315000 |
40个/管一级代理专营品牌!原装正品,优势现货,长期 |
询价 |