首页>CD74HCT40103E.A>规格书详情

CD74HCT40103E.A中文资料德州仪器数据手册PDF规格书

CD74HCT40103E.A
厂商型号

CD74HCT40103E.A

功能描述

High-Speed CMOS Logic 8-Stage Synchronous Down Counters

丝印标识

CD74HCT40103E

封装外壳

PDIP

文件大小

367.48 Kbytes

页面数量

17

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-22 22:59:00

人工找货

CD74HCT40103E.A价格和库存,欢迎联系客服免费人工找货

CD74HCT40103E.A规格书详情

Features

• Synchronous or Asynchronous Preset

• Cascadable in Synchronous or Ripple Mode

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC40103 and CD74HCT40103 are manufactured with

high speed silicon gate technology and consist of an 8-stage

synchronous down counter with a single output which is

active when the internal count is zero. The 40103 contains a

single 8-bit binary counter. Each has control inputs for

enabling or disabling the clock, for clearing the counter to its

maximum count, and for presetting the counter either

synchronously or asynchronously. All control inputs and the

TC output are active-low logic.

In normal operation, the counter is decremented by one

count on each positive transition of the CLOCK (CP).

Counting is inhibited when the TE input is high. The TC

output goes low when the count reaches zero if the TE input

is low, and remains low for one full clock period.

When the PE input is low, data at the P0-P7 inputs are

clocked into the counter on the next positive clock transition

regardless of the state of the TE input. When the PL input is

low, data at the P0-P7 inputs are asynchronously forced into

the counter regardless of the state of the PE, TE, or CLOCK

inputs. Input P0-P7 represent a single 8-bit binary word for

the 40103. When the MR input is low, the counter is

asynchronously cleared to its maximum count of 25510,

regardless of the state of any other input. The precedence

relationship between control inputs is indicated in the truth

table.

If all control inputs except TE are high at the time of zero

count, the counters will jump to the maximum count, giving a

counting sequence of 10016 or 25610 clock pulses long.

The 40103 may be cascaded using the TE input and the TC

output, in either a synchronous or ripple mode. These

circuits possess the low power consumption usually

associated with CMOS circuitry, yet have speeds

comparable to low power Schottky TTL circuits and can drive

up to 10 LSTTL loads.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SOP16
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI(德州仪器)
24+
SOP16
1504
原装现货,免费供样,技术支持,原厂对接
询价
TI(德州仪器)
2024+
SOIC-16
500000
诚信服务,绝对原装原盘
询价
HARRISCORPORATION
21+
NA
12820
只做原装,质量保证
询价
TI
24+
26
询价
Texas Instruments
23+
16-SOIC
4500
特惠实单价格秒出原装正品假一罚万
询价
TI
2025+
SOIC-16
16000
原装优势绝对有货
询价
TI/德州仪器
24+
SOIC-16
25500
授权代理直销,原厂原装现货,假一罚十,特价销售
询价
TI
2025+
SOP16
3785
全新原厂原装产品、公司现货销售
询价
Texas Instruments
23+
16-SOIC
7300
专注配单,只做原装进口现货
询价