首页>CD74HC4059>规格书详情

CD74HC4059数据手册集成电路(IC)的计数器除法器规格书PDF

PDF无图
厂商型号

CD74HC4059

参数属性

CD74HC4059 封装/外壳为24-DIP(0.600",15.24mm);包装为卷带(TR);类别为集成电路(IC)的计数器除法器;产品描述:IC COUNTER PROG DIV-BY-N 24-DIP

功能描述

高速 CMOS 逻辑 CMOS 可编程的 N 分频计数器

封装外壳

24-DIP(0.600",15.24mm)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 23:00:00

人工找货

CD74HC4059价格和库存,欢迎联系客服免费人工找货

CD74HC4059规格书详情

描述 Description

The ’HC4059 are high-speed silicon-gate devices that are pin-compatible with the CD4059A devices of the CD4000B series. These devices are divide-by-N down-counters that can be programmed to divide an input frequency by any number \"N\" from 3 to 15,999. The output signal is a pulse one clock cycle wide occurring at a rate equal to the input frequency divide by N. The down-counter is preset by means of 16 jam inputs.

The three Mode-Select Inputs Ka,Kb and Kc determine the modulus (\"divide-by\" number) of the first and last counting sections in accordance with the truth table. Every time the first (fastest) counting section goes through one cycle, it reduces by 1 the number that has been preset (jammed) into the three decades of the intermediate counting section an the last counting section, which consists of flip-flops that are not needed for opening the first counting section. For example, in the 10) counters presettable by means of Jam Inputs J5 through J16.

The Mode-Select Inputs permit frequency-synthesizer channel separations of 10, 12.5, 20, 25 or 50 parts. These inputs set the maximum value of N at 9999 (when the first counting section divides by 5 or 10) or 15,999 (when the first counting section divides by 8, 4, or 2).

The three decades of the intermediate counter can be preset to a binary 15 instead of a binary 9, while their place values are still 1, 10, and 100, multiplied by the number of the 8 mode, the number from which counting down begins can be preset to:      3rd Decade                     1500      2nd Decade                     150      1st Decade                     15      Last Counting Section    1000

The total of these numbers (2665) times 8 equals 12,320. The first counting section can be preset to 7. Therefore, 21,327 is the maximum possible count in the 8 mode.

The highest count of the various modes is shown in the Extended Counter Range column. Control inputs Kb and Kc can be used to initiate and lock the counter in the \"master preset\" state. In this condition the flip-flops in the counter are preset in accordance with the jam inputs and the counter remains in that state as long as Kb and Kc both remain low. The counter begins to count down from the preset state when a counting mode other than the master preset mode is selected.

The counter should always be put in the master preset mode before the 5 mode is selected. Whenever the master preset mode is used, control signals Kb = \"low\" and Kc = \"low\" must be applied for at least 3 full clock pulses.

After Preset Mode inputs have been changed to one of the 8 mode). If the Master Preset mode is started two clock cycles or less before an output pulse, the output pulse will appear at the time due. If the Master Preset Mode is not used, the counter jumps back to the \"Jam\" count when the output pulse appears.

A \"high\" on the Latch Enable input will cause the counter output to remain high once an output pulse occurs, and to remain in the high state until the latch input returns to \"low\". If the Latch Enable is \"low\", the output pulse will remain high for only one cycle of the clock-input signal.

特性 Features

• Synchronous Programmable N Counter N = 3 to 9999 or 15999
• Presettable Down-Counter
• Fully Static Operation
• Mode-Select Control of Initial Decade Counting Function (10, 8, 5, 4, 2)
• Master Preset Initialization
• Latchable N Output
• Fanout (Over Temperature Range)
• Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
• Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55°C to 125°C
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL Logic ICs
• HC Types
• 2V to 6V Operation
• High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V

• Applications
• Communications Digital Frequency Synthesizers; VHF, UHF, FM, AM, etc.
• Fixed or Programmable Frequency Division
• \"Time Out\" Timer for Consumer-Application Industrial Controls

技术参数

  • 制造商编号

    :CD74HC4059

  • 生产厂家

    :TI

  • Bits (#)

    :1

  • Technology Family

    :HC

  • Supply voltage (Min) (V)

    :2

  • Supply voltage (Max) (V)

    :6

  • Input type

    :Standard CMOS

  • Output type

    :Push-Pull

  • Features

    :Balanced outputs

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
SOP24300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI/德州仪器
24+
NA/
396
优势代理渠道,原装正品,可全系列订货开增值税票
询价
HAR
23+
NA
20000
全新原装假一赔十
询价
HAR
25+
DIP24
64
原装正品,假一罚十!
询价
TI
24+/25+
439
原装正品现货库存价优
询价
TI
12+
SOP
101
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI
23+
24-SOIC
65600
询价
TI
2020+
DIP24
4500
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
TI
24+
SOIC|24
71000
免费送样原盒原包现货一手渠道联系
询价
TI(德州仪器)
2450+
SMD
9850
只做原装正品代理渠道!假一赔三!
询价