首页>CD74HC4017QPWRG4Q1.A>规格书详情

CD74HC4017QPWRG4Q1.A中文资料德州仪器数据手册PDF规格书

CD74HC4017QPWRG4Q1.A
厂商型号

CD74HC4017QPWRG4Q1.A

功能描述

HIGH-SPEED CMOS LOGIC DECADE COUNTER/DIVIDER WITH 10 DECODED OUTPUTS

丝印标识

HC4017Q

封装外壳

TSSOP

文件大小

384.95 Kbytes

页面数量

15

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-22 23:56:00

人工找货

CD74HC4017QPWRG4Q1.A价格和库存,欢迎联系客服免费人工找货

CD74HC4017QPWRG4Q1.A规格书详情

Qualified for Automotive Applications

Fully Static Operation

Buffered Inputs

Common Reset

Positive Edge Clocking

Typical fMAX = 60 MHz at VCC = 5 V,

CL = 15 pF, TA = 25°C

Fanout (Over Temperature Range)

− Standard Outputs . . . 10 LSTTL Loads

− Bus Driver Outputs . . . 15 LSTTL Loads

Balanced Propagation Delay and Transition

Times

Significant Power Reduction Compared to

LSTTL Logic ICs

VCC Voltage = 2 V to 6 V

High Noise Immunity NIL or NIH = 30% of

VCC, VCC = 5 V

description/ordering information

The CD74HC4017 is a high-speed silicon-gate

CMOS 5-stage Johnson counter with ten decoded

outputs. Each of the decoded outputs normally is low

and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry

(TC) output transitions low to high after output 9 goes from high to low, and can be used in conjunction with the

clock enable (CE) input to cascade several stages. CE disables counting when in the high state. A master reset

(MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.

The device can drive up to ten low-power Schottky equivalent loads.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
TSSOP14
17860
公司现货库存,支持实单
询价
TI
24+
PDIP16
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
PHI
25+
SOP16
184
原装正品,假一罚十!
询价
HAR
25+23+
DIP16
18868
绝对原装正品全新进口深圳现货
询价
24+
DIP
610
询价
TI
22+
DIP
20203
原装正品现货
询价
CD74HC4020E
12
12
询价
Texas Instruments
23+
16-TSSOP
7300
专注配单,只做原装进口现货
询价
Texas Instruments(德州仪器)
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
HAR
24+
DIP
18700
询价