首页>CD74HC40105MT>规格书详情

CD74HC40105MT集成电路(IC)的FIFO存储器规格书PDF中文资料

PDF无图
厂商型号

CD74HC40105MT

参数属性

CD74HC40105MT 封装/外壳为16-SOIC(0.154",3.90mm 宽);包装为管件;类别为集成电路(IC)的FIFO存储器;产品描述:IC FIFO REGISTER 16-SOIC

功能描述

异步
High-Speed CMOS Logic 4-Bit x 16-Word FIFO Register
IC FIFO REGISTER 16-SOIC

封装外壳

16-SOIC(0.154",3.90mm 宽)

文件大小

401.99 Kbytes

页面数量

22

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-12-11 11:15:00

人工找货

CD74HC40105MT价格和库存,欢迎联系客服免费人工找货

CD74HC40105MT规格书详情

CD74HC40105MT属于集成电路(IC)的FIFO存储器。由德州仪器制造生产的CD74HC40105MTFIFO 存储器先入先出 (FIFO) 存储器可用于数字信息的短期存储,其中信息检索顺序和序列与信息存储顺序和序列相同。这类产品又称为队列或缓冲存储器,通常用于在单独的设备之间交换信息,尤其是在数据以不同的速率或在略微不同的时间点生成和使用的情况下。

特性 Features

• Independent Asynchronous Inputs and Outputs

• Expandable in Either Direction

• Reset Capability

• Status Indicators on Inputs and Outputs

• Three-State Outputs

• Shift-Out Independent of Three-State Control

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Applications

• Bit-Rate Smoothing

• CPU/Terminal Buffering

• Data Communications

• Peripheral Buffering

• Line Printer Input Buffers

• Auto-Dialers

• CRT Buffer Memories

• Radar Data Acquisition

描述 Description

The ’HC40105 and ’HCT40105 are high-speed silicon-gate

CMOS devices that are compatible, except for “shift-out”

circuitry, with the CD40105B. They are low-power first-in-out

(FIFO) “elastic” storage registers that can store 16 four-bit

words. The 40105 is capable of handling input and output

data at different shifting rates. This feature makes it

particularly useful as a buffer between asynchronous

systems.

Each work position in the register is clocked by a control flipflop,

which stores a marker bit. A “1” signifies that the position’s

data is filled and a “0” denotes a vacancy in that position.

The control flip-flop detects the state of the preceding

flip-flop and communicates its own status to the succeeding

flip-flop. When a control flip-flop is in the “0” state and sees a

“1” in the preceeding flip-flop, it generates a clock pulse that

transfers data from the preceding four data latches into its

own four data latches and resets the preceding flip-flop to

“0”. The first and last control flip-flops have buffered outputs.

Since all empty locations “bubble” automatically to the input

end, and all valid data ripple through to the output end, the

status of the first control flip-flop (DATA-IN READY) indicates

if the FIFO is full, and the status of the last flip-flop (DATAOUT

READY) indicates if the FIFO contains data. As the

earliest data are removed from the bottom of the data stack

(the output end), all data entered later will automatically

propagate (ripple) toward the output.

产品属性

更多
  • 产品编号:

    CD74HC40105MT

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > FIFO 存储器

  • 系列:

    74HC

  • 包装:

    管件

  • 存储容量:

    64(16 x 4)

  • 功能:

    异步

  • 总线方向:

    单向

  • 扩充类型:

    深度,宽度

  • 可编程标志支持:

  • 中继能力:

  • FWFT 支持:

  • 工作温度:

    -55°C ~ 125°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    16-SOIC(0.154",3.90mm 宽)

  • 供应商器件封装:

    16-SOIC

  • 描述:

    IC FIFO REGISTER 16-SOIC

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
PDIP16
1493
原装现货,免费供样,技术支持,原厂对接
询价
TI/德州仪器
25+
PDIP-16
2000
原装正品长期现货
询价
24+
N/A
76000
一级代理-主营优势-实惠价格-不悔选择
询价
Texas Instruments
23+
16-PDIP
7300
专注配单,只做原装进口现货
询价
24+
DIP
90
询价
RCA
25+
21
公司优势库存 热卖中!!
询价
TI(德州仪器)
2021+
PDIP-16
499
询价
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
TI
23+
16-SOIC
3115
正品原装货价格低
询价
TI
22+
16SOIC
9000
原厂渠道,现货配单
询价