首页>CD74ACT163E>规格书详情

CD74ACT163E集成电路(IC)的计数器除法器规格书PDF中文资料

CD74ACT163E
厂商型号

CD74ACT163E

参数属性

CD74ACT163E 封装/外壳为16-DIP(0.300",7.62mm);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的计数器除法器;产品描述:IC 4BIT SYNC BIN COUNTER 16-DIP

功能描述

4-BIT SYNCHRONOUS BINARY COUNTERS
IC 4BIT SYNC BIN COUNTER 16-DIP

丝印标识

CD74ACT163E

封装外壳

PDIP / 16-DIP(0.300",7.62mm)

文件大小

462.2 Kbytes

页面数量

18

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-6-21 23:00:00

人工找货

CD74ACT163E价格和库存,欢迎联系客服免费人工找货

CD74ACT163E规格书详情

CD74ACT163E属于集成电路(IC)的计数器除法器。由美国德州仪器公司制造生产的CD74ACT163E计数器,除法器计数器和除法器 IC 是数字逻辑器件,可对输入发生的逻辑转换进行计数,然后使用多个并行输出重新发送累加的计数,和/或生成单个输出信号转换,从而对应用某些整数数量输入信号转换进行响应。除了简单的事件计数,它们还可用于各种频率合成应用。

Inputs Are TTL-Voltage Compatible

Internal Look-Ahead for Fast Counting

Carry Output for n-Bit Cascading

Synchronous Counting

Synchronously Programmable

description/ordering information

The ’ACT163 devices are 4-bit binary counters.

These synchronous, presettable counters feature

an internal carry look-ahead for application in

high-speed counting designs. Synchronous

operation is provided by having all flip-flops

clocked simultaneously so that the outputs change, coincident with each other, when instructed by the

count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting

spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the

four flip-flops on the rising (positive-going) edge of the clock waveform.

The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.

Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes

the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low

after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear

allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The

active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000

(LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without

additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function.

Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a

high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse

can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the

level of CLK.

These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that

modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of

the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the

stable setup and hold times.

产品属性

更多
  • 产品编号:

    CD74ACT163E

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 计数器,除法器

  • 系列:

    74ACT

  • 包装:

    卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带

  • 逻辑类型:

    二进制计数器

  • 方向:

  • 复位:

    同步

  • 定时:

    同步

  • 触发器类型:

    正边沿

  • 工作温度:

    -55°C ~ 125°C

  • 安装类型:

    通孔

  • 封装/外壳:

    16-DIP(0.300",7.62mm)

  • 供应商器件封装:

    16-PDIP

  • 描述:

    IC 4BIT SYNC BIN COUNTER 16-DIP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
PDIP16
924
只做原装,提供一站式配单服务,代工代料。BOM配单
询价
TI(德州仪器)
24+
PDIP16
1493
原装现货,免费供样,技术支持,原厂对接
询价
HAR
23+
NA
20000
全新原装假一赔十
询价
TI(德州仪器)
2024+
PDIP-16
500000
诚信服务,绝对原装原盘
询价
Texas Instruments
23+
16-PDIP
7300
专注配单,只做原装进口现货
询价
HARRIS
23+
NA
2036
专做原装正品,假一罚百!
询价
HAR
23+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
24+
DIP
25
询价
TIBB
24+
DIP-16
251
只做原装,欢迎询价,量大价优
询价
94
8
公司优势库存 热卖中!!
询价