首页>CD74AC163M96.A>规格书详情
CD74AC163M96.A中文资料德州仪器数据手册PDF规格书
CD74AC163M96.A规格书详情
Internal Look-Ahead for Fast Counting
Carry Output for n-Bit Cascading
Synchronous Counting
Synchronously Programmable
description/ordering information
The ’AC163 devices are 4-bit binary counters.
These synchronous, presettable counters feature
an internal carry look-ahead for application in
high-speed counting designs. Synchronous
operation is provided by having all flip-flops
clocked simultaneously so that the outputs
change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating.
This mode of operation eliminates the output counting spikes normally associated with synchronous
(ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge
of the clock waveform.
The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15.
Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes
the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low
after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear
allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The
active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000
(LLLL).
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function.
Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a
high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse
can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the
level of CLK.
These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that
modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of
the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the
stable setup and hold times.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
PDIP14 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI(德州仪器) |
24+ |
PDIP14 |
1493 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
HARRIS |
21+ |
DIP |
250 |
原装现货假一赔十 |
询价 | ||
TI(德州仪器) |
2021+ |
PDIP-14 |
499 |
询价 | |||
TI |
23+ |
SOIC16 |
3200 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
24+ |
SOIC16 |
237 |
询价 | |||
Texas Instruments |
25+ |
14-DIP(0.300 7.62mm) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Texas Instruments |
34FDCVK |
157 |
公司优势库存 热卖中! |
询价 | |||
TI |
2025+ |
PDIP-14 |
16000 |
原装优势绝对有货 |
询价 |