首页>CD54HC40105F3A.A>规格书详情

CD54HC40105F3A.A中文资料德州仪器数据手册PDF规格书

CD54HC40105F3A.A
厂商型号

CD54HC40105F3A.A

功能描述

High-Speed CMOS Logic 4-Bit x 16-Word FIFO Register

丝印标识

CD54HC40105F3A

封装外壳

CDIP

文件大小

401.99 Kbytes

页面数量

22

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-22 22:30:00

人工找货

CD54HC40105F3A.A价格和库存,欢迎联系客服免费人工找货

CD54HC40105F3A.A规格书详情

Features

• Independent Asynchronous Inputs and Outputs

• Expandable in Either Direction

• Reset Capability

• Status Indicators on Inputs and Outputs

• Three-State Outputs

• Shift-Out Independent of Three-State Control

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Applications

• Bit-Rate Smoothing

• CPU/Terminal Buffering

• Data Communications

• Peripheral Buffering

• Line Printer Input Buffers

• Auto-Dialers

• CRT Buffer Memories

• Radar Data Acquisition

Description

The ’HC40105 and ’HCT40105 are high-speed silicon-gate

CMOS devices that are compatible, except for “shift-out”

circuitry, with the CD40105B. They are low-power first-in-out

(FIFO) “elastic” storage registers that can store 16 four-bit

words. The 40105 is capable of handling input and output

data at different shifting rates. This feature makes it

particularly useful as a buffer between asynchronous

systems.

Each work position in the register is clocked by a control flipflop,

which stores a marker bit. A “1” signifies that the position’s

data is filled and a “0” denotes a vacancy in that position.

The control flip-flop detects the state of the preceding

flip-flop and communicates its own status to the succeeding

flip-flop. When a control flip-flop is in the “0” state and sees a

“1” in the preceeding flip-flop, it generates a clock pulse that

transfers data from the preceding four data latches into its

own four data latches and resets the preceding flip-flop to

“0”. The first and last control flip-flops have buffered outputs.

Since all empty locations “bubble” automatically to the input

end, and all valid data ripple through to the output end, the

status of the first control flip-flop (DATA-IN READY) indicates

if the FIFO is full, and the status of the last flip-flop (DATAOUT

READY) indicates if the FIFO contains data. As the

earliest data are removed from the bottom of the data stack

(the output end), all data entered later will automatically

propagate (ripple) toward the output.

供应商 型号 品牌 批号 封装 库存 备注 价格
INTERSI
24+
CDIP16
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
询价
HAR
23+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
24+
DIP
6
询价
TI
23+
CDIP
5000
原装正品,假一罚十
询价
TI/德州仪器
20+
CDIP-16
5000
原厂原装订货诚易通正品现货会员认证企业
询价
Texas Instruments
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价
INTERSIL
23+
CDIP16
12800
公司只有原装 欢迎来电咨询。
询价
INTERSIL
0426+
CDIP16
7
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
INTERSIL
21+
CDIP16
7
原装现货假一赔十
询价