首页>CD54HC40103F3A.A>规格书详情

CD54HC40103F3A.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

CD54HC40103F3A.A

功能描述

High-Speed CMOS Logic 8-Stage Synchronous Down Counters

丝印标识

5962-9055301EA

封装外壳

CDIP

文件大小

367.48 Kbytes

页面数量

17

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-30 16:38:00

人工找货

CD54HC40103F3A.A价格和库存,欢迎联系客服免费人工找货

CD54HC40103F3A.A规格书详情

特性 Features

• Synchronous or Asynchronous Preset

• Cascadable in Synchronous or Ripple Mode

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

描述 Description

The ’HC40103 and CD74HCT40103 are manufactured with

high speed silicon gate technology and consist of an 8-stage

synchronous down counter with a single output which is

active when the internal count is zero. The 40103 contains a

single 8-bit binary counter. Each has control inputs for

enabling or disabling the clock, for clearing the counter to its

maximum count, and for presetting the counter either

synchronously or asynchronously. All control inputs and the

TC output are active-low logic.

In normal operation, the counter is decremented by one

count on each positive transition of the CLOCK (CP).

Counting is inhibited when the TE input is high. The TC

output goes low when the count reaches zero if the TE input

is low, and remains low for one full clock period.

When the PE input is low, data at the P0-P7 inputs are

clocked into the counter on the next positive clock transition

regardless of the state of the TE input. When the PL input is

low, data at the P0-P7 inputs are asynchronously forced into

the counter regardless of the state of the PE, TE, or CLOCK

inputs. Input P0-P7 represent a single 8-bit binary word for

the 40103. When the MR input is low, the counter is

asynchronously cleared to its maximum count of 25510,

regardless of the state of any other input. The precedence

relationship between control inputs is indicated in the truth

table.

If all control inputs except TE are high at the time of zero

count, the counters will jump to the maximum count, giving a

counting sequence of 10016 or 25610 clock pulses long.

The 40103 may be cascaded using the TE input and the TC

output, in either a synchronous or ripple mode. These

circuits possess the low power consumption usually

associated with CMOS circuitry, yet have speeds

comparable to low power Schottky TTL circuits and can drive

up to 10 LSTTL loads.

供应商 型号 品牌 批号 封装 库存 备注 价格
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
24+
DIP
13
询价
TI
23+
CDIP
5000
原装正品,假一罚十
询价
TI/德州仪器
20+
CDIP-16
5000
原厂原装订货诚易通正品现货会员认证企业
询价
最新
2000
原装正品现货
询价
TEXAS INSTRUMENTS
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价
INTERSIL
23+
CDIP16
12800
公司只有原装 欢迎来电咨询。
询价
INTERSIL
0426+
CDIP16
7
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI
25+
CDIP
654
全新现货
询价
TI/德州仪器
23+
CDIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价