首页>CD54HC299F.A>规格书详情

CD54HC299F.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

CD54HC299F.A

功能描述

High-Speed CMOS Logic 8-Bit Universal Shift Register; Three-State

丝印标识

CD54HC299F

封装外壳

CDIP

文件大小

649.31 Kbytes

页面数量

2

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-3 17:06:00

人工找货

CD54HC299F.A价格和库存,欢迎联系客服免费人工找货

CD54HC299F.A规格书详情

特性 Features

• Buffered Inputs

• Four Operating Modes: Shift Left, Shift Right, Load

and Store

• Can be Cascaded for N-Bit Word Lengths

• I/O0 - I/O7 Bus Drive Capability and Three-State for

Bus Oriented Applications

• Typical fMAX = 50MHz at VCC = 5V, CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

描述 Description

The ’HC259 and ’HCT299 are 8-bit shift/storage registers

with three-state bus interface capability. The register has four

synchronous-operating modes controlled by the two select

inputs as shown in the mode select (S0, S1) table. The mode

select, the serial data (DS0, DS7) and the parallel data (I/O0

- I/O7) respond only to the low-to-high transition of the clock

(CP) pulse. S0, S1 and data inputs must be stable one setup

time prior to the clock positive transition.

The Master Reset (MR) is an asynchronous active low input.

When MR output is low, the register is cleared regardless of

the status of all other inputs. The register can be expanded

by cascading same units by tying the serial output (Q0) to

the serial data (DS7) input of the preceding register, and

tying the serial output (Q7) to the serial data (DS0) input of

the following register. Recirculating the (n x 8) bits is

accomplished by tying the Q7 of the last stage to the DS0 of

the first stage.

The three-state input/output I(/O) port has three modes of

operation:

1. Both output enable (OE1 and OE2) inputs are low and S0

or S1 or both are low, the data in the register is presented

at the eight outputs.

2. When both S0 and S1 are high, I/O terminals are in the

high impedance state but being input ports, ready for parallel

data to be loaded into eight registers with one clock

transition regardless of the status of OE1 and OE2.

3. Either one of the two output enable inputs being high will

force I/O terminals to be in the off-state. It is noted that

each I/O terminal is a three-state output and a CMOS

buffer input.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
22+
CDIP
12245
现货,原厂原装假一罚十!
询价
TI
25+
CDIP (J)
6000
原厂原装,价格优势
询价
HARRIS
25+23+
DIP
21573
绝对原装正品全新进口深圳现货
询价
TI
25+
标准封装
18000
原厂直接发货进口原装
询价
24+
DIP
1
询价
TI/德州仪器
23+
CDIP20
5000
TI原厂原装全系列订货假一赔十
询价
HARRIS
25+
3
公司优势库存 热卖中!
询价
TI
0531A
DIP
1145
全新原装现货100真实自己公司
询价
TI
23+
DIP
8560
受权代理!全新原装现货特价热卖!
询价
TI
20+
N/A
3600
专业配单,原装正品假一罚十,代理渠道价格优
询价