首页>CD54HC195>规格书详情

CD54HC195中文资料德州仪器数据手册PDF规格书

CD54HC195
厂商型号

CD54HC195

功能描述

High-Speed CMOS Logic 4-Bit Parallel Access Register

文件大小

665.93 Kbytes

页面数量

20

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-5 23:01:00

人工找货

CD54HC195价格和库存,欢迎联系客服免费人工找货

CD54HC195规格书详情

特性 Features

• Asynchronous Master Reset

• J, K, (D) Inputs to First Stage

• Fully Synchronous Serial or Parallel Data Transfer

• Shift Right and Parallel Load Capability

• Complementary Output From Last Stage

• Buffered Inputs

• Typical fMAX = 50MHz at VCC = 5V,

CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30%of VCC at

VCC = 5V

描述 Description

The device is useful in a wide variety of shifting, counting

and storage applications. It performs serial, parallel, serial to

parallel, or parallel to serial data transfers at very high

speeds.

The two modes of operation, shift right (Q0-Q1) and parallel

load, are controlled by the state of the Parallel Enable (PE)

input. Serial data enters the first flip-flop (Q0) via the J and K

inputs when the PE input is high, and is shifted one bit in the

direction Q0-Q1-Q2-Q3 following each Low to High clock

transition. The J and K inputs provide the flexibility of the JKtype

input for special applications and by tying the two pins

together, the simple D-type input for general applications.

The device appears as four common-clocked D flip-flops

when the PE input is Low. After the Low to High clock

transition, data on the parallel inputs (D0-D3) is transferred

to the respective Q0-Q3 outputs. Shift left operation (Q3-Q2)

can be achieved by tying the Qn outputs to the Dn-1 inputs

and holding the PE input low.

All parallel and serial data transfers are synchronous, occurring

after each Low to High clock transition. The ’HC195 series

utilizes edge triggering; therefore, there is no restriction on the

activity of the J, K, Pn and PE inputs for logic operations, other

than set-up and hold time requirements. A Low on the

asynchronous Master Reset (MR) input sets all Q outputs Low,

independent of any other input condition.

产品属性

  • 型号:

    CD54HC195

  • 制造商:

    Texas Instruments

  • 功能描述:

    Shift Register Single 4-Bit Serial/Parallel to Serial/Parallel 16-Pin CDIP Tube

  • 制造商:

    Rochester Electronics LLC

  • 功能描述:

    - Bulk

供应商 型号 品牌 批号 封装 库存 备注 价格
RCA
24+
NA/
10
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI
三年内
1983
只做原装正品
询价
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
询价
TI H
DIP
56
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
HARRIS
1725+
CDIP14
3256
科恒伟业!只做原装正品,假一赔十!
询价
TI
25+
DIP
1500
原厂原装,价格优势
询价
HARRIS
23+
CDIP
5000
专注配单,只做原装进口现货
询价
HARRIS
25+23+
CDIP
35482
绝对原装正品全新进口深圳现货
询价
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
24+
DIP
18
询价