CD54HC163中文资料具有同步复位的高速 CMOS 逻辑 4 位二进制计数器数据手册TI规格书
CD54HC163规格书详情
描述 Description
The HC161, HCT161, HC163, and HCT163 are presettable synchronous counters that feature look-ahead carry logic for use in high-speed counting applications. The HC161 and HCT161 are asynchronous reset decade and binary counters, respectively; the HC163 and HCT163 devices are decade and binary counters, respectively, that are reset synchronously with the clock. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock.
A low level on the synchronous parallel enable input, SPE, disables counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the setup and hold requirements for SPE are met).
All counters are reset with a low level on the Master Reset input, MR. In the HC163 and HCT163 counters (synchronous reset types), the requirements for setup and hold time with respect to the clock must be met.
Two count enables, PE and TE, in each counter are provided for n-bit cascading. In all counters reset action occurs regardless of the level of the SPE\\, PE and TE inputs (and the clock input, CP, in the HC161 and HCT161 types).
If a decade counter is preset to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram.
The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be high to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count the terminal count (TC) output goes high for one clock period. This TC pulse is used to enable the next cascaded stage.
特性 Features
• HC161, HCT161 4-Bit Binary Counter, Asynchronous Reset
• HC163, HCT163 4-Bit Binary Counter, Synchronous Reset
• Synchronous Counting and Loading
• Two Count Enable Inputs for n-Bit Cascading
• Look-Ahead Carry for High-Speed Counting
• Fanout (Over Temperature Range)
• Bus Driver Outputs...15 LSTTL Loads
• Balanced Propagation Delay and Transition Times
• HC Types
• High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V
• Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)
• CMOS Input Compatibility, Il 1µA at VOL, VOH
The CD54HCT161 is obsolete and no longer is supplied. Data sheet acquired from Harris Semiconductor.
技术参数
- 制造商编号
:CD54HC163
- 生产厂家
:TI
- VCC(Min)(V)
:2
- VCC(Max)(V)
:6
- Bits(#)
:4
- Voltage(Nom)(V)
:3.35
- F @ nom voltage(Max)(MHz)
:28
- ICC @ nom voltage(Max)(mA)
:0.08
- tpd @ nom Voltage(Max)(ns)
:39
- IOL(Max)(mA)
:5.2
- IOH(Max)(mA)
:-5.2
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP | 16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HAR |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
TI |
25+ |
标准封装 |
18000 |
原厂直接发货进口原装 |
询价 | ||
TI |
24+ |
CDIP|16 |
71000 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
HAR |
25+23+ |
DIP16 |
18481 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
CD54HC163F |
3 |
3 |
询价 | ||||
TI/德州仪器 |
24+ |
DIP |
52500 |
只做全新原装进口现货 |
询价 | ||
HAR |
24+ |
DIP16 |
8000 |
新到现货,只做全新原装正品 |
询价 | ||
HAR |
24+ |
2 |
询价 | ||||
HAR |
24+ |
DIP16 |
5000 |
全新原装正品,现货销售 |
询价 |