首页>CD54HC161F3A.A>规格书详情

CD54HC161F3A.A中文资料德州仪器数据手册PDF规格书

CD54HC161F3A.A
厂商型号

CD54HC161F3A.A

功能描述

High-Speed CMOS Logic Presettable Counters

丝印标识

8407501EA

封装外壳

CDIP

文件大小

383.44 Kbytes

页面数量

20

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-26 13:47:00

人工找货

CD54HC161F3A.A价格和库存,欢迎联系客服免费人工找货

CD54HC161F3A.A规格书详情

Features

• ’HC161, ’HCT161 4-Bit Binary Counter,

Asynchronous Reset

• ’HC163, ’HCT163 4-Bit Binary Counter,

Synchronous Reset

• Synchronous Counting and Loading

• Two Count Enable Inputs for n-Bit Cascading

• Look-Ahead Carry for High-Speed Counting

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

• HCT Types

- 4.5V to 5.5V Operation

- Direct LSTTL Input Logic Compatibility,

VIL= 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Description

The ’HC161, ’HCT161, ’HC163, and ’HCT163 are

presettable synchronous counters that feature look-ahead

carry logic for use in high-speed counting applications. The

’HC161 and ’HCT161 are asynchronous reset decade and

binary counters, respectively; the ’HC163 and ’HCT163

devices are decade and binary counters, respectively, that

are reset synchronously with the clock. Counting and

parallel presetting are both accomplished synchronously

with the negative-to-positive transition of the clock.

A low level on the synchronous parallel enable input, SPE,

disables counting operation and allows data at the P0 to P3

inputs to be loaded into the counter (provided that the

setup and hold requirements for SPE are met).

All counters are reset with a low level on the Master Reset

input, MR. In the ’HC163 and ’HCT163 counters

(synchronous reset types), the requirements for setup and

hold time with respect to the clock must be met.

Two count enables, PE and TE, in each counter are

provided for n-bit cascading. In all counters reset action

occurs regardless of the level of the SPE, PE and TE inputs

(and the clock input, CP, in the ’HC161 and ’HCT161

types).

If a decade counter is preset to an illegal state or assumes

an illegal state when power is applied, it will return to the

normal sequence in one count as shown in state diagram.

The look-ahead carry feature simplifies serial cascading of

the counters. Both count enable inputs (PE and TE) must

be high to count. The TE input is gated with the Q outputs

of all four stages so that at the maximum count the terminal

count (TC) output goes high for one clock period. This TC

pulse is used to enable the next cascaded stage.

供应商 型号 品牌 批号 封装 库存 备注 价格
CD54HC163F
3
3
询价
TI
2023+
DIP
5800
进口原装,现货热卖
询价
HARRIS
25+
CDIP16
14
原装正品,假一罚十!
询价
HAR
24+
DIP16
2200
绝对原装!真实库存!
询价
HAR
24+
DIP16
5000
全新原装正品,现货销售
询价
H
24+
CDIP16
3629
原装优势!房间现货!欢迎来电!
询价
TI
23+
DIP
8560
受权代理!全新原装现货特价热卖!
询价
TI/德州仪器
22+
CDIP
12245
现货,原厂原装假一罚十!
询价
HAR
24+
DIP16
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
HARRIS/哈里斯
23+
CDIP16
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价