首页>CD4096BMS>规格书详情

CD4096BMS中文资料INTERSIL数据手册PDF规格书

PDF无图
厂商型号

CD4096BMS

功能描述

CMOS Gated J-K Master-Slave Flip-Flops

文件大小

101.12 Kbytes

页面数量

10

生产厂商

INTERSIL

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2026-2-2 12:08:00

人工找货

CD4096BMS价格和库存,欢迎联系客服免费人工找货

CD4096BMS规格书详情

描述 Description

CD4095BMS and CD4096BMS are J-K Master-Slave FlipFlops featuring separate AND gating of multiple J and K inputs. The gated J-K inputs control transfer of information into the master section during clocked operation. Information on the J-K inputs is transferred to the Q and Q outputs on the positive edge of the clock pulse. SET and RESET inputs (active high) are provided for asynchronous operation.

特性 Features

• Set-Reset Capability

• High Voltage Types (20V Rating)

• CD4095BMS Non-Inverting J and K Inputs

• CD4096BMS Inverting and Non-Inverting J and K Inputs

• 16MHz Toggle Rate (Typ.) at VDD - VSS = 10V

• Gated Inputs

• 100 Tested for Quiescent Current at 20V

• 5V, 10V and 15V Parametric Ratings

• Standardized Symmetrical Output Characteristics

• Maximum Input Current of 1µA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC

• Noise Margin (Over Full Package/Temperature Range)

    - 1V at VDD = 5V

    - 2V at VDD = 10V

    - 2.5V at VDD = 15V

• Meets all requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of ‘B’ Series CMOS Devices”

Applications

• Registers

• Counters

• Control Circuits

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
17+
DIP
6200
100%原装正品现货
询价
TI
23+
24-DIP
65600
询价
TI
26+
原厂原封装
86720
全新原装正品价格最实惠 承诺假一赔百
询价
FAIRCHILD/仙童
22+
SOP-14
60
绝对公司原装现货假一赔十
询价
NS
2450+
SMD
8850
只做原装正品假一赔十为客户做到零风险!!
询价
HAR
23+
DIP-14
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
HRA
23+
DIP24
8560
受权代理!全新原装现货特价热卖!
询价
HARIS
25+
DIP-24
2800
原装现货!可长期供货!
询价
NS
23+
SMD
6500
专注配单,只做原装进口现货
询价
TI/德州仪器
23+
DIP
50000
全新原装正品现货,支持订货
询价