首页>CD40105BMS>规格书详情
CD40105BMS中文资料CMOS FIFO Register数据手册Renesas规格书
CD40105BMS规格书详情
描述 Description
CD40105BMS is a low-power first-in-first-out (FIFO) \"elastic\" storage register that can store 16 4-bit words. It is capable of handling input and output data at different shifting rates. This feature makes it particularly useful as a buffer between asynchronous systems.
Each word position in the register is clocked by a control flip- flop, which stores a marker bit. A \"1\" signifies that the position's data is filled and a \"0\" denotes a vacancy in that position. The control flip-flop detects the state of the preceding flip-flop and communicates its own status to the succeeding flip-flop. When a control flip-flop is in the \"0\" state and sees a \"1\" in the preceding flip-flop, it generates a clock pulse that transfers data from the preceding four data latches into its own four data latches and resets the preceding flip-flop to \"0\". The first and last control flip-flops have buffered outputs. Since all empty locations \"bubble\" automatically to the input end, and all valid data ripple through to the output end, the status of the first control flip-flop (DATA-IN READY) indicates if the FIFO is full, and the status of the last flip-flop (DATAOUT READY) indicates if the FIFO contains data. As the earliest data are removed from the bottom of the data stack (the output end), all data entered later will automatically propagate (ripple) toward the output.
特性 Features
• 4 Bits x 16 Words
• High Voltage Type (20V Rating)
• Independent Asynchronous Inputs and Outputs
• 3-State Outputs
• Expandable in Either Direction
• Status Indicators on Input and Output
• Reset Capability
• Standardized Symmetrical Output Characteristics
• 100% Tested for Quiescent Current at 20V
• 5V, 10V and 15V Parametric Ratings
• Maximum Input Current of 1µA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC
• Noise Margin (Over Full Package/Temperature Range)
• 1V at VDD = 5V
• 2V at VDD = 10V
• 2.5V at VDD = 15V
• Meets All Requirements of JEDEC Tentative Standard No. 13B, \"Standard Specifications for Description of 'B' Series CMOS Devices\"
应用 Application
• Bit Rate Smoothing
• CPU/Terminal Buffering
• Data Communications
• Peripheral Buffering
• Line Printer Input Buffers
• Auto Dialers
• CRT Buffer Memories
• Radar Data Acquisition
技术参数
- 制造商编号
:CD40105BMS
- 生产厂家
:Renesas
- 种类
:V
- DLA SMD
:5962-96602
- 高剂量率 (HDR) krad (Si)
:100
- 低剂量率 (HDR) krad (Si)
:ELDRS free
- SEL (MeV/mg/cm2)
:75
- SMD URL
:96602.pdf
- 资质级别
:QML Class V (space)
- 温度范围
:-55 to +125
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+/25+ |
10000 |
原装正品现货库存价优 |
询价 | |||
ST |
25+ |
标准封装 |
18000 |
原厂直接发货进口原装 |
询价 | ||
24+ |
SOP |
68600 |
大批量供应优势库存热卖 |
询价 | |||
FSC |
2015+ |
SOP |
19889 |
一级代理原装现货,特价热卖! |
询价 | ||
TI |
20+ |
SOPDIP |
26580 |
全新原装长期特价销售 |
询价 | ||
TI |
24+ |
SO-14 |
50000 |
TI一级代理进口原装现货假一赔十 |
询价 | ||
TI |
21+ |
SOP |
26580 |
全新原装长期特价销售 |
询价 | ||
TI/德州仪器 |
21+ |
DIP-14 |
3968 |
百域芯优势 实单必成 可开13点增值税 |
询价 | ||
TI |
24+ |
DIPSOP |
6980 |
原装现货,可开13%税票 |
询价 | ||
ON |
25+23+ |
SMD |
30377 |
绝对原装正品全新进口深圳现货 |
询价 |