首页>AS7C33128NTF32B-80TQC>规格书详情
AS7C33128NTF32B-80TQC中文资料ALSC数据手册PDF规格书
相关芯片规格书
更多- AS7C33128NTF18B-10TQC
- AS7C33128NTF32B-10TQC
- AS7C33128NTF18B-10TQIN
- AS7C33128NTD36B-200TQCN
- AS7C33128NTF32B-10TQIN
- AS7C33128NTF32B-75TQC
- AS7C33128NTF18B-10TQI
- AS7C33128NTF18B-75TQIN
- AS7C33128NTF32B-75TQCN
- AS7C33128NTF18B-75TQC
- AS7C33128NTF18B-75TQCN
- AS7C33128NTF18B-80TQCN
- AS7C33128NTF18B-10TQCN
- AS7C33128NTF32B-10TQI
- AS7C33128NTF32B
- AS7C33128NTF18B-80TQC
- AS7C33128NTF32B-75TQI
- AS7C33128NTF18B-80TQIN
AS7C33128NTF32B-80TQC规格书详情
Functional description
The AS7C33128PFS32B and AS7C33128PFS36B are high-performance CMOS 4-Mbit synchronous Static Random Access Memory (SRAM) devices organized as 131,072 words × 32 or 36 bits, and incorporate a two-stage register-register pipeline for highest frequency on any given technology.
Features
• Organization: 131,072 words × 32 or 36 bits
• Fast clock speeds to 200 MHz
• Fast clock to data access: 3.0/3.5/4.0 ns
• Fast OE access time: 3.0/3.5/4.0 ns
• Fully synchronous register-to-register operation
• Single-cycle deselect
• Asynchronous output enable control
• Available in 100-pin TQFP package
• Individual byte write and global write
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/O operation with separate VDDQ
• Linear or interleaved burst control
• Snooze mode for reduced power-standby
• Common data inputs and data outputs
产品属性
- 型号:
AS7C33128NTF32B-80TQC
- 制造商:
ALSC
- 制造商全称:
Alliance Semiconductor Corporation
- 功能描述:
3.3V 128K x 32/36 Flowthrough Synchronous SRAM with NTD