首页>ADSP-2185LBSTZ-1602>规格书详情
ADSP-2185LBSTZ-1602中文资料亚德诺数据手册PDF规格书
ADSP-2185LBSTZ-1602规格书详情
GENERAL DESCRIPTION
The ADSP-218xL series consists of four single chip microcomputers optimized for digital signal processing applications. The functional block diagram for the ADSP-218xL series members appears in Figure 1 on Page 1. All series members are pin-compatible and are differentiated solely by the amount of on-chip SRAM. This feature, combined with ADSP-21xx code compatibility, provides a great deal of flexibility in the design decision. Specific family members are shown in Table 1.
PERFORMANCE FEATURES
Up to 19 ns instruction cycle time, 52 MIPS sustained performance
Single-cycle instruction execution
Single-cycle context switch
3-bus architecture allows dual operand fetches in every instruction cycle
Multifunction instructions
Power-down mode featuring low CMOS standby power dissipation with 400 CLKIN cycle recovery from power-down condition
Low power dissipation in idle mode
INTEGRATION FEATURES
ADSP-2100 family code compatible (easy to use algebraic syntax), with instruction set extensions
Up to 160K bytes of on-chip RAM, configured Up to 32K words program memory RAM Up to 32K words data memory RAM
Dual-purpose program memory for both instruction and data storage
Independent ALU, multiplier/accumulator, and barrel shifter computational units
2 independent data address generators
Powerful program sequencer provides zero overhead looping conditional instruction execution
Programmable 16-bit interval timer with prescaler 100-lead LQFP and 144-ball BGA
SYSTEM INTERFACE FEATURES
16-bit internal DMA port for high-speed access to on-chip memory (mode selectable)
4M-byte memory interface for storage of data tables and program overlays (mode selectable)
8-bit DMA to byte memory for transparent program and data memory transfers (mode selectable)
Programmable memory strobe and separate I/O memory space permits “glueless” system design
Programmable wait state generation
2 double-buffered serial ports with companding hardware and automatic data buffering
Automatic booting of on-chip program memory from bytewide external memory, for example, EPROM, or through internal DMA Port
6 external interrupts
13 programmable flag pins provide flexible system signaling
UART emulation through software SPORT reconfiguration
ICE-Port emulator interface supports debugging in final systems
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ADI/亚德诺 |
22+ |
QFP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
ADI(亚德诺)/LINEAR |
2021+ |
LQFP-100 |
499 |
询价 | |||
24+ |
N/A |
46000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
AD |
2308+ |
LQFP-100 |
7896 |
十年专业专注 ADI优势渠道正品保证 |
询价 | ||
ADI(亚德诺)/LINEAR |
2447 |
LQFP-100 |
315000 |
90个/托盘一级代理专营品牌!原装正品,优势现货,长 |
询价 | ||
Analog Devices Inc. |
23+ |
100-LQFP14x14 |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
Analog |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
ADI/亚德诺 |
2324+ |
LQFP-100 |
78920 |
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口 |
询价 | ||
ADI/亚德诺 |
23+ |
QFP100 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
ADI(亚德诺) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 |