ADS41B49数据手册集成电路(IC)的模数转换器(ADC)规格书PDF
ADS41B49规格书详情
描述 Description
The ADS41Bx9 are members of the ultralow-power ADS4xxx analog-to-digital converter (ADC) family, featuring integrated analog input buffers. These devices use innovative design techniques to achieve high dynamic performance, and consume extremely low power. The analog input pins have buffers, with benefits of constant performance and input impedance across a wide frequency range. The devices are well-suited for multi-carrier, wide bandwidth communications applications such as PA linearization. The ADS41Bx9 have features such as digital gain and offset correction. The gain option can be used to improve SFDR performance at lower full-scale input ranges, especially at high input frequencies. The integrated dc offset correction loop can be used to estimate and cancel the ADC offset. At lower sampling rates, the ADC automatically operates at scaled-down power with no loss in performance. The devices support both double data rate (DDR) low-voltage differential signaling (LVDS) and parallel CMOS digital output interfaces. The low data rate of the DDR LVDS interface (maximum 500 MBPS) makes using low-cost field-programmable gate array (FPGA)-based receivers possible. The devices have a low-swing LVDS mode that can be used to further reduce the power consumption. The strength of the LVDS output buffers can also be increased to support 50-Ω differential termination. The devices are available in a compact VQFN-48 package and are specified over the industrial temperature range (–40°C to +85°C).
特性 Features
• ADS41B49: 14-Bit, 250 MSPSADS41B29: 12-Bit, 250 MSPS
• Integrated High-ImpedanceAnalog Input Buffer:
• Input Capacitance: 2 pF
• 200-MHz Input Resistance: 3 kΩ
• Maximum Sample Rate: 250 MSPS
• Ultralow Power:
• 1.8-V Analog Power: 180 mW
• 3.3-V Buffer Power: 96 mW
• I/O Power: 135 mW (DDR LVDS)
• High Dynamic Performance:
• SNR: 69 dBFS at 170 MHz
• SFDR: 82.5 dBc at 170 MHz
• Output Interface:
• Double Data Rate (DDR) LVDS with Programmable Swing and Strength:
• Standard Swing: 350 mV
• Low Swing: 200 mV
• Default Strength: 100-Ω Termination
• 2x Strength: 50-Ω Termination
• 1.8-V Parallel CMOS Interface Also Supported
• Programmable Gain for SNR, SFDR Trade-Off
• DC Offset Correction
• Supports Low Input Clock Amplitude
• Package: VQFN-48 (7 mm × 7 mm)
技术参数
- 制造商编号
:ADS41B49
- 生产厂家
:TI
- Resolution (Bits)
:14
- Number of input channels
:1
- Interface type
:DDR LVDS
- Analog input BW (MHz)
:800
- Features
:High Performance
- Rating
:Catalog
- Input range (Vp-p)
:1.5
- Power consumption (Typ) (mW)
:350
- Architecture
:Pipeline
- SNR (dB)
:69.7
- ENOB (Bits)
:11.2
- SFDR (dB)
:89
- Operating temperature range (C)
:-40 to 85
- Input buffer
:Yes
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
22+ |
QFN48 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TI |
20+ |
VQFN48 |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI |
1336+ |
QFN48 |
50 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
21+ |
QFN |
1902 |
绝对公司现货,不止网上数量!原装正品,假一赔十! |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI |
2015+ |
QFN |
3526 |
原装原包假一赔十 |
询价 | ||
TI/BB |
23 |
VQFN48P |
30000 |
代理全新原装现货 价格优势 |
询价 | ||
TI |
24+ |
VQFN|48 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI |
23+ |
QFN |
5000 |
原厂原装正品 |
询价 |