首页>ADC3669>规格书详情

ADC3669中文资料德州仪器数据手册PDF规格书

ADC3669
厂商型号

ADC3669

功能描述

ADC3668, ADC3669 Dual-Channel, 16-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC)

文件大小

4.33742 Mbytes

页面数量

86

生产厂商 Texas Instruments
企业简称

TI1德州仪器

中文名称

德州仪器官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-1 9:00:00

人工找货

ADC3669价格和库存,欢迎联系客服免费人工找货

ADC3669规格书详情

1 Features

• 16-bit, dual channel 250 and 500MSPS ADC

• Noise spectral density: -160.4dBFS/Hz

• Thermal Noise: 76.4dBFS

• Single core (non-interleaved) ADC architecture

• Aperture jitter: 75fs

• Buffered analog inputs

– Programmable 100Ω and 200Ω termination

• Input fullscale: 2VPP

• Full power input bandwidth (-3dB): 1.4GHz

• Spectral performance (fIN = 70MHz, -1dBFS):

– SNR: 75.6dBFS

– SFDR HD2,3: 80dBc

– SFDR worst spur: 94dBFS

• INL: ±2 LSB (typical)

• DNL: ±0.5 LSB (typical)

• Digital down-converters (DDCs)

– Up to four independent DDCs

– Complex and real decimation

– Decimation: /2, /4 to /32768 decimation

– 48-bit NCO phase coherent frequency hopping

• DDR/Serial LVDS interface

– 16-bit Parallel DDR LVDS for DDC bypass

– Serial LVDS for decimation

– 32-bit output option for high decimation

• Power consumption: 300mW/channel (500MSPS)

2 Applications

• Software defined radio

• Spectrum analyzer

• Radar

• Spectroscopy

• Power amplifier linearization

• Communications infrastructure

3 Description

The ADC3668 and ADC3669 (ADC366x) are a 16-

bit, 250MSPS and 500MSPS, dual channel analog to

digital converters (ADC). The devices are designed

for high signal-to-noise ratio (SNR) and deliver a

noise spectral density of −160dBFS/Hz (500MSPS).

The ADC366x includes an optional quad band

digital down-converter (DDC) supporting wide band

decimation by 2 to narrow band decimation by 32768.

The DDC uses a 48-bit NCO which supports phase

coherent and phase continuous frequency hopping.

The ADC366x is outfitted with a flexible LVDS

interface. In decimation bypass mode, the device

uses a 16-bit wide parallel DDR LVDS interface.

When using decimation, the output data is transmitted

using a serial LVDS interface reducing the number

of lanes needed as decimation increases. For high

decimation ratios, the output resolution can be

increased to 32-bit.

The power efficient ADC architecture consumes

300mW/ch at 500MSPS and provides power scaling

with lower sampling rates (250mW/ch at 250MSPS).

供应商 型号 品牌 批号 封装 库存 备注 价格
NS
23+
DIP24
50000
全新原装正品现货,支持订货
询价
NS
20+
DIP24
80
进口原装现货,假一赔十
询价
NS
22+
DIP24
8000
原装正品支持实单
询价
NSC
24+
DIP24
500000
行业低价,代理渠道
询价
NS
2023+
DIP24
8800
正品渠道现货 终端可提供BOM表配单。
询价
NS
21+
DIP24
80
原装现货假一赔十
询价
ADI/亚德诺
MSOP8
6698
询价
TI(德州仪器)
2024+
N/A
500000
诚信服务,绝对原装原盘
询价
TI/德州仪器
2324+
NA
78920
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口
询价
NS
24+
NA/
3438
原装现货,当天可交货,原型号开票
询价