首页>ADC3648>规格书详情

ADC3648中文资料德州仪器数据手册PDF规格书

ADC3648
厂商型号

ADC3648

功能描述

ADC364x Dual-Channel, 14-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC)

文件大小

4.40924 Mbytes

页面数量

85

生产厂商 Texas Instruments
企业简称

TI德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-8 16:49:00

人工找货

ADC3648价格和库存,欢迎联系客服免费人工找货

ADC3648规格书详情

1 Features

• 14-bit, dual channel 250 and 500MSPS ADC

• Noise spectral density: -158.5dBFS/Hz

• Thermal Noise: 74.5dBFS

• Single core (non-interleaved) ADC architecture

• Power consumption:

– 300mW/channel (500MSPS)

– 250mW/channel (250MSPS)

Aperture jitter: 75fs

• Buffered analog inputs

– Programmable 100Ω to 200Ω termination

• Input full scale: 2Vpp

• Full power input bandwidth (-3dB): 1.4GHz

• Spectral performance (fIN = 70MHz, -1dBFS):

– SNR: 73.8dBFS

– SFDR HD2,3: 84dBc

– SFDR worst spur: 90dBFS

• Digital down-converters (DDCs)

– Up to four independent DDCs

– Complex and real decimation

– Decimation: /2, /4 to /32768 decimation

– 48-bit NCO phase coherent frequency hopping

• DDR, Serial LVDS interface

– 14-bit Parallel DDR LVDS for DDC bypass

– 16-bit Serial LVDS for decimation

– 32-bit output option for high decimation

2 Applications

• Software defined radio

• Spectrum analyzer

• Radar

• Spectroscopy

• Power amplifier linearization

• Communications infrastructure

3 Description

The ADC3648 and ADC3649 (ADC364x) are a 14-

bit, 250MSPS and 500MSPS, dual channel analog to

digital converter (ADC). The devices are designed for

high signal-to-noise ratio (SNR) and deliver a noise

spectral density of -158.5dBFS/Hz (500MSPS).

The power efficient ADC architecture consumes

300mW/ch at 500MSPS and provides power scaling

with lower sampling rates (250mW/ch at 250MSPS).

The ADC364x includes an optional quad band

digital down-converter (DDC) supporting wide band

decimation by 2 to narrow band decimation by 32768.

The DDC uses a 48-bit NCO which supports phase

coherent and phase continuous frequency hopping.

The ADC364x is outfitted with a flexible LVDS

interface. In decimation bypass mode, the device

uses a 14-bit wide parallel DDR LVDS interface.

When using decimation, the output data is transmitted

using a serial LVDS interface reducing the number

of lanes needed as decimation increases. For high

decimation rates, the output resolution can be

increased to 32-bit.

供应商 型号 品牌 批号 封装 库存 备注 价格
AD
25+23+
DIP
70551
绝对原装正品现货,全新深圳原装进口现货
询价
AD
21+
DIP
12588
原装正品,自己库存 假一罚十
询价
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
询价
ADI/亚德诺
22+
66900
原封装
询价
TI(德州仪器)
24+
QFN40EP(5x5)
1652
原装现货,免费供样,技术支持,原厂对接
询价
TI
23+
WQFN-40
7520
专注配单,只做原装进口现货
询价
AD
/
DIP
1
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
AD
21+
DIP
1
原装现货假一赔十
询价
AD
23+
DIP
50000
全新原装正品现货,支持订货
询价
TI/德州仪器
25+
原厂封装
10280
询价