首页>ADC11C125CISQSLASHNOPB>规格书详情
ADC11C125CISQSLASHNOPB中文资料德州仪器数据手册PDF规格书
ADC11C125CISQSLASHNOPB规格书详情
1FEATURES
2• 1.1 GHz Full Power Bandwidth
• Internal Sample-and-Hold Circuit
• Low Power Consumption
• Internal Precision 1.0V Reference
• Single-Ended or Differential Clock Modes
• Clock Duty Cycle Stabilizer
• Dual +3.3V and +1.8V Supply Operation sample•
Power-Down and Sleep Modes
• Offset Binary or 2's Complement Output Data
Format
• Pin-Compatible: ADC14155, ADC12C170,
ADC11C170
• 48-pin WQFN Package, (7x7x0.8mm, 0.5mm
Pin-Pitch)
APPLICATIONS
• High IF Sampling Receivers
• Wireless Base Station Receivers
• Power Amplifier Linearization
• Multi-Carrier, Multi-Mode Receivers
• Test and Measurement Equipment
• Communications Instrumentation
• Radar Systems
KEY SPECIFICATIONS
• Resolution 11 Bits
• Conversion Rate 125 MSPS
• SNR (fIN = 70 MHz) 65.5 dBFS (typ)
• SFDR (fIN = 70 MHz) 88.2 dBFS (typ)
• ENOB (fIN = 70 MHz) 10.5 bits (typ)
• Full Power Bandwidth 1.1 GHz (typ)
• Power Consumption 608 mW (typ)
DESCRIPTION
The ADC11C125 is a high-performance CMOS
analog-to-digital converter capable of converting
analog input signals into 11-Bit digital words at rates
up to 125 Mega Samples Per Second (MSPS). This
converter uses a differential, pipelined architecture
with digital error correction and an on-chip sample- and-hold circuit to minimize power consumption and
the external component count, while providing
excellent dynamic performance. A unique sample•
and-hold stage yields a full-power bandwidth of 1.1
GHz. The ADC11C125 operates from dual +3.3V and
+1.8V power supplies and consumes 608 mW of
power at 125 MSPS.
The separate +1.8V supply for the digital output
interface allows lower power operation with reduced
noise. A power-down feature reduces the power
consumption to 5 mW while still allowing fast wake-up
time to full operation. In addition there is a sleep
feature which consumes 50 mW of power and has a
faster wake-up time.
The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A
stable 1.0V internal voltage reference is provided, or
the ADC11C125 can be operated with an external
reference.
Clock mode (differential versus single-ended) and
output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle
stabilizer maintains performance over a wide range of
input clock duty cycles.
The ADC11C125 is pin compatible with the
ADC12C170 and the ADC14155.
It is available in a 48-lead WQFN package and
operates over the industrial temperature range of
−40°C to +85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NS/国半 |
24+ |
NA/ |
228 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
NS |
25+ |
LLP48 |
888 |
原装正品,欢迎来电咨询! |
询价 | ||
ADI |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
NS |
22+ |
LLP48 |
8000 |
原装正品支持实单 |
询价 | ||
NS |
2402+ |
LLP-48 |
8324 |
原装正品!实单价优! |
询价 | ||
NS |
22+ |
LLP-48 |
5000 |
全新原装现货!自家库存! |
询价 | ||
TI |
2025+ |
原厂原装 |
16000 |
原装优势绝对有货 |
询价 | ||
NSC |
16+ |
QFN |
2500 |
进口原装现货/价格优势! |
询价 | ||
TI |
23+ |
48WQFN |
9000 |
原装正品,支持实单 |
询价 | ||
NSC |
23+ |
QFN |
7600 |
专注配单,只做原装进口现货 |
询价 |