A67P8318中文资料欧密格光电数据手册PDF规格书
A67P8318规格书详情
General Description
The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.
The A67P8318, A67P7336 SRAMs integrate a 256K X 18, 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.
特性 Features
■ Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)
■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization
■ Signal +2.5V ± 5 power supply
■ Individual Byte Write control capability
■ Clock enable ( CEN) pin to enable clock and suspend operations
■ Clock-controlled and registered address, data and control signals
■ Registered output for pipelined applications
■ Three separate chip enables allow wide range of options for CE control, address pipelining
■ Internally self-timed write cycle
■ Selectable BURST mode (Linear or Interleaved)
■ SLEEP mode (ZZ pin) provided
■ Available in 100 pin LQFP package
产品属性
- 型号:
A67P8318
- 制造商:
AMICC
- 制造商全称:
AMIC Technology
- 功能描述:
256K X 18, 128K X 36 LVTTL, Pipelined ZeBL SRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
AMICC |
23+ |
原厂原包 |
19960 |
只做进口原装 终端工厂免费送样 |
询价 | ||
AMIC |
23+ |
10000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
询价 |
相关库存
更多- A67P7336E-4.2
- A67P7336E-3.5
- A67P73361E-10.0F
- A67P7336E-3.5F
- A67P73361E-8.5F
- A67P7336E-4.2F
- A67P7336E-2.8F
- A67P8318E-3.5
- A67P8318E-3.5F
- A67P8318E-2.6F
- A67P83181E-7.5F
- A67P83181E-10.0
- A67P8318E-4.2
- A67P8318E-4.2F
- A67P8318E-3.2
- A67P8318E-3.2F
- A67P8318E-2.8
- A67P8318E-3.8F
- A67P8318E-2.6
- A67P83181E-7.5
- A67P83181E-8.5
- A67P83181E-8.5F
- A67P83181E-10.0F
- A67P8318E-2.8F
- A67P8318E-3.8
- A67P83181