844S42I数据手册Renesas中文资料规格书
844S42I规格书详情
描述 Description
The 844S42I is a 3.3V compatible, PLL based clock synthesizer targeted for clock generation in high-performance instrumentation, networking and computing applications. Using either the serial (I2C) or parallel programming interface, the 844S42I enables the generation of clock frequencies in the range of 81MHz to 2592MHz. The internal crystal oscillator uses the external quartz crystal as the basis of its frequency reference. Alternatively, a LVCMOS compatible clock signal can be used as PLL reference signal. The devices uses an integer-N synthesizer architecture and is optimized for low-jitter generation. The VCO within the PLL operates over a range of 1296MHz to 2592MHz. Its output is scaled by a divider that is configured by either the I2C or parallel interfaces. The crystal oscillator frequency fXTAL, the PLL pre-divider P, the feedback-divider M and the PLL post-divider N determine the output frequency. The feedback path of the PLL is internal. The PLL post-dividers NA and NB are configured through either the I2C or the parallel interfaces, each can provide one of seven division ratios (1, 2, 3, 4, 6, 8, 16). This divider extends the performance of the part while providing a typical 50% duty cycle. The high-frequency outputs QA and QB are differential and are capable of driving a pair of transmission lines. The positive supply voltage for the internal PLL is separated from the power supply for the core logic and output drivers to minimize noise induced jitter. The serial interface is I2C compatible and provides read and write access to the internal PLL configuration registers. The lock state of the PLL is indicated by the LVCMOS-compatible LOCK_DT output. This device provides a clock enable control input that, when active (LOW), allows the outputs to switch normally, and when inactive (HIGH), places the outputs in a high impedance state. The 844S42I is packaged in a 8mm x 8mm 56-lead VFQFN package.
特性 Features
• Programmable frequency synthesis optimized for instrumentation, networking and computing applications
• 81MHz to 2592MHz synthesized clock output signal
• Two differential, universal LVDS or LVPECL compatible high-frequency outputs
• Output frequency programmable through 2-wire I2C bus or parallel interface
• On-chip crystal oscillator for reference frequency generation
• Alternative LVCMOS/LVTTL compatible reference clock input
• Clock stop and output enable functionality
• PLL lock indicator output (LVCMOS/LVTTL)
• LVCMOS/LVTTL compatible control inputs
• Fully integrated PLL
• SiGe Technology
• Full 3.3V supply voltage
• -40°C to 85°C ambient operating temperature
• Available in a lead-free (RoHS 6) compliant package
技术参数
- 制造商编号
:844S42I
- 生产厂家
:Renesas
- Inputs (#)
:2
- Input Freq (MHz)
:16
- JESD204B/C Compliant
:No
- Output Freq Range (MHz)
:81 - 2592
- Frequency Plan
:2500 / Output_Divider
- Output Skew (ps)
:15
- Adjustable Phase
:No
- Phase Noise Supports GSM
:No
- Output Type
:LVDS
- Synthesis Mode
:Integer
- Input Ref. Divider Resolution (bits)
:1
- Feedback Divider Resolution (bits)
:10
- Output Divider Resolution (bits)
:3
- Supply Voltage (V)
:3.3
- Advanced Features
:Programmable Clock
- Pkg. Type
:VFQFPN
- Lead Count (#)
:56
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCALE |
QFN |
6698 |
询价 | ||||
FCI |
23+ |
n/a |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
原厂原装 |
ROHS |
13352 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
AMPHENOL/安费诺 |
2508+ |
/ |
129991 |
一级代理,原装现货 |
询价 | ||
FCI |
23+ |
SMD |
5000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
询价 | ||
AMPHENOL/安费诺 |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
FCI |
2450+ |
9850 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | |||
FCI |
21+ |
PCB Connector |
34 |
原装现货假一赔十 |
询价 | ||
松川 |
24+ |
全新原装 |
4590 |
询价 | |||
Keystone |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 |