首页>813078I>规格书详情

813078I中文资料FemtoClock VCXO-PLL Frequency Generator For Wireless Infrastructure Equipment数据手册Renesas规格书

PDF无图
厂商型号

813078I

功能描述

FemtoClock VCXO-PLL Frequency Generator For Wireless Infrastructure Equipment

制造商

Renesas Renesas Technology Corp

中文名称

瑞萨 瑞萨科技有限公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 13:31:00

人工找货

813078I价格和库存,欢迎联系客服免费人工找货

813078I规格书详情

描述 Description

The 813078I is a PLL-based synchronous clock solution that is optimized for wireless infrastructure equipment where frequency translation and jitter attenuation are needed. The device contains two internal PLL stages that are cascaded in series. The first PLL stage attenuates the reference clock jitter by using an internal or external VCXO circuit. The internal VCXO requires the connection of an external inexpensive pullable crystal (XTAL) to the 813078I. This first PLL stage (VCXO PLL) uses external passive loop filter components which are used to optimize the PLL loop bandwidth and damping characteristics for the given application. The output of the first stage VCXO PLL is a stable and jitter-tolerant 30.72MHz reference input for the second PLL stage. The second PLL stage provides frequency translation by multiplying the output of the first stage up to 491.52MHz or 614.4MHz. The low phase noise characteristics of the VCXO-PLL clock signal are maintained by the internal FemtoClock® PLL, which requires no external components or complex programming. Two independently configurable frequency dividers translate the internal VCO signal to the desired output frequencies. All frequency translation ratios are set by device configuration pins. Supported input reference clock frequencies: 10MHz, 12.8MHz, 15MHz, 15.36MHz, 20MHz, 30.72MHz, 61.44MHz, and 122.88MHz Supported output clock frequencies: 30.72MHz, 38.4MHz, 61.44MHz, 76.8MHz, 122.88MHz, 153.6MHz, 245.76MHz, 491.52MHz, and 614.4MHz

特性 Features

Nine outputs, organized in three independent output banks with differential LVPECL and single-ended outputs
One differential input clock can accept the following differential input levels: LVDS, LVPECL, LVHSTL
One single-ended clock input
Frequency generation optimized for wireless infrastructure
Attenuates the phase jitter of the input clock signal by using low-cost pullable fundamental mode crystal (XTAL)
Internal FemtoClock frequency multiplier stage eliminates the need for an expensive external high-frequency VCXO
LVCMOS levels for all control I/O
RMS phase jitter at 122.88MHz, using a 30.72MHz crystal (12kHz to 20MHz): 1.1ps RMS (typical)
RMS phase jitter at 61.44MHz, using a 30.72MHz crystal (12kHz to 20MHz): 0.97ps RMS (typical)
VCXO PLL bandwidth can be optimized for jitter attenuation and reference frequency tracking using external loop filter components
PLL fast-lock control
PLL lock detect output
Absolute pull range is ± 50ppm
Full 3.3V supply voltage
-40 °C to 85 °C ambient operating temperature
Available in a lead-free (RoHS 6) package

供应商 型号 品牌 批号 封装 库存 备注 价格
UTC/友顺
24+
SOT23
60000
询价
UTC/友顺
24+
SOT23
54000
郑重承诺只做原装进口现货
询价
UNAVMIC
23+
BGA
50000
全新原装正品现货,支持订货
询价
UTC/友顺
24+
SOT23-3
7850
只做原装正品现货或订货假一赔十!
询价
UTC
25+
BGA
2140
全新原装!现货特价供应
询价
UTC
24+
BGA
3500
原装现货,可开13%税票
询价
UNAVMIC
24+
BGA
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
询价
ADI/亚德诺
23+
SOP-8
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价
UTC/友顺
25+
SOT23
880000
明嘉莱只做原装正品现货
询价
UNAVMIC
23+
BGA
50000
全新原装正品现货,支持订货
询价