首页>74LVC573APW-Q100>规格书详情
74LVC573APW-Q100数据手册集成电路(IC)的锁存器规格书PDF

厂商型号 |
74LVC573APW-Q100 |
参数属性 | 74LVC573APW-Q100 封装/外壳为20-TSSOP(0.173",4.40mm 宽);包装为管件;类别为集成电路(IC)的锁存器;产品描述:IC TRANSPARENT LATCH 20TSSOP |
功能描述 | Octal D-type transparent latch with 5 V tolerantinputs/outputs; 3-state |
封装外壳 | 20-TSSOP(0.173",4.40mm 宽) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名称 | 安世 安世半导体(中国)有限公司 |
数据手册 | |
更新时间 | 2025-8-7 17:30:00 |
人工找货 | 74LVC573APW-Q100价格和库存,欢迎联系客服免费人工找货 |
74LVC573APW-Q100规格书详情
描述 Description
The 74LVC573A-Q100 consists of eight D-type transparent latches, featuring separate D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A Latch Enable (LE) input and an Output Enable (OE) input are common to all internal latches.
When LE is HIGH, data at the Dn inputs enters the latches. In this condition, the latches are transparent, that is, a latch output changes each time its corresponding D-input changes. When LE is LOW, the latches store the information that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of LE.
When OE is LOW, the contents of the eight latches are available at the outputs. When OE is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices as translators in mixed 3.3 V or 5 V applications.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
特性 Features
• Automotive product qualification in accordance with AEC-Q100 (Grade 1)
• Specified from -40 °C to +85 °C and from -40 °C to +125 °C
• 5 V tolerant inputs/outputs, for interfacing with 5 V logic
• Supply voltage range from 1.2 V to 3.6 V
• CMOS low power consumption
• Direct interface with TTL levels
• High-impedance when VCC = 0 V
• Flow-through pinout architecture
• Complies with JEDEC standard:
• JESD8-7A (1.65 V to 1.95 V)
• JESD8-5A (2.3 V to 2.7 V)
• JESD8-C/JESD36 (2.7 V to 3.6 V)
• ESD protection:
• MIL-STD-883, method 3015 exceeds 2000 V
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
• DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
技术参数
- 制造商编号
:74LVC573APW-Q100
- 生产厂家
:Nexperia
- VCC (V)
:1.2 - 3.6
- Logic switching levels
:TTL
- Output drive capability (mA)
:± 24
- tpd (ns)
:3.4
- fmax (MHz)
:8
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:101
- Ψth(j-top) (K/W)
:4.7
- Rth(j-c) (K/W)
:45
- Package name
:TSSOP20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
310 |
TSSOP |
12 |
询价 | |||
PHIL |
24+ |
DIP-8 |
25843 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
TI/TEXAS |
23+ |
TSSOP |
8931 |
询价 | |||
TI |
24+ |
SSOP |
804 |
只做原装,欢迎询价,量大价优 |
询价 | ||
PHIL |
25+23+ |
TSSOP |
7738 |
绝对原装正品全新进口深圳现货 |
询价 | ||
Nexperia(安世) |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
PHIL |
0436+ |
TSSOP |
1878 |
原装现货海量库存欢迎咨询 |
询价 | ||
TI |
24+ |
TSSOP |
30 |
询价 | |||
Nexper |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
Nexperia/安世 |
22+ |
SOT360-1 |
75000 |
原厂原装正品现货 |
询价 |