首页>74LVC161BQ>规格书详情

74LVC161BQ数据手册集成电路(IC)的计数器除法器规格书PDF

PDF无图
厂商型号

74LVC161BQ

参数属性

74LVC161BQ 封装/外壳为16-VFQFN 裸露焊盘;包装为管件;类别为集成电路(IC)的计数器除法器;产品描述:IC SYNC 4BIT BIN COUNT 16DHVQFN

功能描述

Presettable synchronous 4-bit binary counter; asynchronous reset

封装外壳

16-VFQFN 裸露焊盘

制造商

Nexperia Nexperia B.V. All rights reserved

中文名称

安世 安世半导体(中国)有限公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 23:00:00

人工找货

74LVC161BQ价格和库存,欢迎联系客服免费人工找货

74LVC161BQ规格书详情

描述 Description

The 74LVC161 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pins CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level regardless of the levels at input pins CP, PE, CET and CEP (thus providing an asynchronous clear function).
The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH to count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.
The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: fmax = 1/ (tPHL(max)+tsu)
It is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families.

特性 Features

• 5 V tolerant inputs for interfacing with 5 V logic
• Wide supply voltage range from 1.2 V to 3.6 V
• CMOS low power consumption
• Direct interface with TTL levels
• Asynchronous reset
• Synchronous counting and loading
• Two count enable inputs for n-bit cascading
• Positive edge-triggered clock
• Complies with JEDEC standard:
• JESD8-7A (1.65 V to 1.95 V)
• JESD8-5A (2.3 V to 2.7 V)
• JESD8-C/JESD36 (2.7 V to 3.6 V)

• Specified from -40 °C to +85 °C and -40 °C to +125 °C
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-B exceeds 200 V
• CDM JESD22-C101E exceeds 1000 V

技术参数

  • 制造商编号

    :74LVC161BQ

  • 生产厂家

    :Nexperia

  • VCC (V)

    :1.2 - 3.6

  • Output drive capability (mA)

    :± 24

  • Logic switching levels

    :CMOS/LVTTL

  • tpd (ns)

    :4.9

  • Power dissipation considerations

    :low

  • Tamb (°C)

    :-40~125

  • Rth(j-a) (K/W)

    :93

  • Ψth(j-top) (K/W)

    :13.8

  • Rth(j-c) (K/W)

    :62

  • Package name

    :DHVQFN16

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
恩XP
24+
1476
原装现货,免费供样,技术支持,原厂对接
询价
恩XP
2016+
SOP
3526
只做原装正品假一赔十!只要网上有上百分百有库存放心
询价
恩XP
24+
TSSOP-8
30000
原装正品公司现货,假一赔十!
询价
恩XP
23+
NA
6000
原装现货订货价格优势
询价
恩XP
25+
SOT763
188600
全新原厂原装正品现货 欢迎咨询
询价
Nexperia(安世)
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
恩XP
21+
TSSOP-8
8080
只做原装,质量保证
询价
PHI
25+
SOP3.9
3200
全新原装、诚信经营、公司现货销售
询价
PHI
24+
SOP
2100
询价