74HC193DB数据手册集成电路(IC)的计数器除法器规格书PDF

厂商型号 |
74HC193DB |
参数属性 | 74HC193DB 封装/外壳为16-SSOP(0.209",5.30mm 宽);包装为管件;类别为集成电路(IC)的计数器除法器;产品描述:IC 4BIT BINAR UP/DN COUNT 16SSOP |
功能描述 | 74HC193DB - Presettable synchronous 4-bit binary up, down counter |
封装外壳 | 16-SSOP(0.209",5.30mm 宽) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名称 | 安世 安世半导体(中国)有限公司 |
数据手册 | |
更新时间 | 2025-8-6 20:00:00 |
人工找货 | 74HC193DB价格和库存,欢迎联系客服免费人工找货 |
74HC193DB规格书详情
描述 Description
Presettable synchronous 4-bit binary up, down counter - The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
特性 Features
·Input levels:·For 74HC193: CMOS level
·For 74HCT193: TTL level
技术参数
- 制造商编号
:74HC193DB
- 生产厂家
:Nexperia
- Product status
:Production
- V_CC (V)
:2.0 - 6.0
- Output drive capability (mA)
:+/- 5.2
- Logic switching levels
:CMOS
- t_pd (ns)
:20
- Power dissipation considerations
:low
- T_amb (Cel)
:-40~125
- R_th(j-a) (K/W)
:148
- Ψ_th(j-top) (K/W)
:42.0
- Package name
:SSOP16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
24+ |
NA/ |
4750 |
原装现货,当天可交货,原型号开票 |
询价 | ||
PHI |
25+ |
原厂原封可拆样 |
54687 |
百分百原装现货 实单必成 |
询价 | ||
恩XP |
23+ |
NA |
25630 |
原装正品 |
询价 | ||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
PHI |
2024 |
SSOP |
13500 |
16余年资质 绝对原盒原盘代理渠道 更多数量 |
询价 | ||
恩XP |
21+ |
NA |
12820 |
只做原装,质量保证 |
询价 | ||
恩XP |
25+ |
16-SSOP(0.209 5.30mm 宽) |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Nexperia/安世 |
22+ |
SOT338-1 |
20000 |
原厂原装正品现货 |
询价 | ||
恩XP |
22+ |
16SSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
Nexperia(安世) |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 |