首页>74AHC373PW>规格书详情
74AHC373PW数据手册集成电路(IC)的锁存器规格书PDF

厂商型号 |
74AHC373PW |
参数属性 | 74AHC373PW 封装/外壳为20-TSSOP(0.173",4.40mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的锁存器;产品描述:IC OCTAL D TRANSP LATCH 20TSSOP |
功能描述 | Octal D-type transparant latch; 3-state |
封装外壳 | 20-TSSOP(0.173",4.40mm 宽) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名称 | 安世 安世半导体(中国)有限公司 |
数据手册 | |
更新时间 | 2025-8-8 14:41:00 |
人工找货 | 74AHC373PW价格和库存,欢迎联系客服免费人工找货 |
74AHC373PW规格书详情
描述 Description
The 74AHC373 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A.
The 74AHC373 consists of eight D-type transparent latches featuring separate D-type inputs for each latch and 3-state true outputs for bus oriented applications. A latch enable input (LE) and an output enable input (OE) are common to all latches.
When pin LE is HIGH, data at the Dn inputs enters the latches. In this condition the latches are transparent, i.e. a latch output will change state each time its corresponding Dn input changes. When pin LE is LOW, the latches store the information that is present at the Dn inputs, after a set-up time preceding the HIGH-to-LOW transition of LE.
When pin OE is LOW, the contents of the 8 latches are available at the outputs. When pin OE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the OE input does not affect the state of the latches.
The 74AHC373 is functionally identical to the 74AHC573; 74AHCT573, but has a different pin arrangement.
特性 Features
• Balanced propagation delays
• All inputs have a Schmitt-trigger action
• Common 3-state output enable input
• Inputs accepts voltages higher than VCC
• Functionally identical to the 74AHC573; 74AHCT573
• Input levels at CMOS input level
• ESD protection:
• HBM EIA/JESD22-A114E exceeds 2000 V
• MM EIA/JESD22-A115-A exceeds 200 V
• CDM EIA/JESD22-C101C exceeds 1000 V
• Specified from -40 °C to +85 °C and from -40 °C to +125 °C
技术参数
- 制造商编号
:74AHC373PW
- 生产厂家
:Nexperia
- VCC (V)
:2.0 - 5.5
- Logic switching levels
:CMOS
- Output drive capability (mA)
:± 8
- tpd (ns)
:4.3
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:100
- Ψth(j-top) (K/W)
:4.5
- Rth(j-c) (K/W)
:44.5
- Package name
:TSSOP20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
21+ |
TSSOP20 |
12588 |
原装正品,自己库存 假一罚十 |
询价 | ||
恩XP |
24+ |
SO-20 |
30000 |
原装正品公司现货,假一赔十! |
询价 | ||
恩XP |
24+ |
N/A |
16000 |
原装正品现货支持实单 |
询价 | ||
恩XP |
21+ |
SO-20 |
8080 |
只做原装,质量保证 |
询价 | ||
恩XP |
22+ |
20TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
恩XP |
23+ |
TSSOP-20 |
3000 |
原装正品假一罚百!可开增票! |
询价 | ||
PHI |
24+ |
TSSOP20 |
30000 |
询价 | |||
原装 |
1922+ |
TSSOP20 |
12600 |
询价 | |||
恩XP |
23+ |
TSSOP20 |
1358 |
原装环保房间现货假一赔十 |
询价 | ||
恩XP |
24+ |
标准封装 |
9548 |
全新原装正品/价格优惠/质量保障 |
询价 |