首页>74ACT16657DLR.A>规格书详情

74ACT16657DLR.A中文资料德州仪器数据手册PDF规格书

74ACT16657DLR.A
厂商型号

74ACT16657DLR.A

功能描述

16-BIT TRANSCEIVERS WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

丝印标识

ACT16657

封装外壳

SSOP

文件大小

547.54 Kbytes

页面数量

11

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-26 22:59:00

人工找货

74ACT16657DLR.A价格和库存,欢迎联系客服免费人工找货

74ACT16657DLR.A规格书详情

Members of the Texas Instruments

WidebusE Family

Inputs Are TTL-Voltage Compatible

Flow-Through Architecture Optimizes

PCB Layout

Distributed VCC and GND Pin Configuration

Minimizes High-Speed Switching Noise

EPICE (Enhanced-Performance Implanted

CMOS) 1-mm Process

500-mA Typical Latch-Up Immunity at

125°C

Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) Packages Using

25-mil Center-to-Center Pin Spacings and

380-mil Fine-Pitch Ceramic Flat (WD)

Packages Using 25-mil Center-to-Center

Pin Spacings

description

The ’ACT16657 contain two noninverting octal

transceiver sections with separate parity

generator/checker circuits and control signals.

For either section, the transmit/receive (1T/R or

2T/R) input determines the direction of data flow.

When 1T/R (or 2T/R) is high, data flows from the

1A (or 2A) port to the 1B (or 2B) port (transmit

mode); when 1T/R (or 2T/R) is low, data flows

from the 1B (or 2B) port to the 1A (or 2A) port

(receive mode). When the output-enable (1OE or

2OE) input is high, both the 1A (or 2A) and 1B (or

2B) ports are in the high-impedance state.

Odd or even parity is selected by a logic high or

low level, respectively, on the 1ODD/EVEN (or

2ODD/EVEN) input. 1PARITY (or 2PARITY)

carries the parity bit value; it is an output from the

parity generator/checker in the transmit mode and

an input to the parity generator/checker in the

receive mode.

In the transmit mode, after the 1A (or 2A) bus is polled to determine the number of high bits, 1PARITY (or

2PARITY) is set to the logic level that maintains the parity sense selected by the level at the 1ODD/EVEN (or

2ODD/EVEN) input. For example, if 1ODD/EVEN is low (even parity selected) and there are five high bits on

the 1A bus, then 1PARITY is set to the logic high level so that an even number of the nine total bits (eight 1A-bus

bits plus parity bit) are high.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
NA/
850
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI(德州仪器)
24+
SSOP56300mil
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI/TEXAS
23+
56-SSOP
8931
询价
HITACHI
23+
SOP
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价
TEXASINSTRU
23+
SSOL
9856
原装正品,假一罚百!
询价
22+
5000
询价
TEXASIN
2020+
SSOP56
388
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
TI(德州仪器)
2021+
SSOP-56
499
询价
TI
24+
40
询价
TI
24+
SOP
2987
只售原装自家现货!诚信经营!欢迎来电!
询价