首页>74ACT11286D.A>规格书详情
74ACT11286D.A中文资料德州仪器数据手册PDF规格书
74ACT11286D.A规格书详情
Inputs Are TTL-Voltage Compatible
Generates Either Odd or Even Parity for
Nine Data Lines
Cascadable for n-Bits Parity
Center-Pin VCC and GND Configurations
Minimize High-Speed Switching Noise
EPIC (Enhanced-Performance Implanted
CMOS) 1-m Process
500-mA Typical Latch-Up Immunity at
125°C
Package Options Include Plastic
Small-Outline (D) Packages and Standard
Plastic 300-mil DIPs (N)
description
The 74ACT11286 universal 9-bit parity generator/checker features a local output for parity checking and a
bus-driving parity I/O port for parity generation/checking. The word-length capability is easily expanded by
cascading.
The XMIT control input is implemented specifically to accommodate cascading. When the XMIT is low, the parity
tree is disabled and the PARITY ERROR output remains at a high logic level, regardless of the input levels.
When XMIT is high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even
number of inputs (A through I) are high and PARITY I/O is forced to a low logic level, or when an odd number
of inputs are high and PARITY I/O is forced to a high logic level.
The I/O control circuitry is designed so that the I/O port remains in the high-impedance state during power up
or power down, to prevent bus glitches.
The 74ACT11286 is characterized for operation from −40°C to 85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NS/国半 |
24+ |
NA/ |
3260 |
原装现货,当天可交货,原型号开票 |
询价 | ||
TI |
20+ |
14SOIC |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI |
9949+ |
SOP14 |
2500 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
22+ |
5000 |
询价 | |||||
TI |
23+ |
SOIC14 |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
HAR |
24+ |
DIP |
646 |
询价 | |||
TI/TEXAS |
23+ |
14-SOIC |
8931 |
询价 | |||
TOSHIBA |
1815+ |
SOP16-3.9MM |
6528 |
只做原装正品现货!或订货,假一赔十! |
询价 | ||
TI |
22+ |
SSOP24 |
29389 |
原装正品现货 |
询价 | ||
TI |
2025+ |
SOIC-14 |
16000 |
原装优势绝对有货 |
询价 |