3D7105M-4中文资料DATADELAY数据手册PDF规格书
3D7105M-4规格书详情
FUNCTIONAL DESCRIPTION
The 3D7105 5-Tap Delay Line product family consists of fixed-delay CMOS integrated circuits. Each package contains a single delay line, tapped and buffered at 5 points spaced uniformly in time. Tap-to-tap (incremental) delay values can range from 0.75ns through 8.0ns. The input is reproduced at the outputs without inversion, shifted in time as per the user-specified dash number. The 3D7105 is TTL- and CMOScompatible, capable of driving ten 74LS-type loads, and features both rising- and falling-edge accuracy.
FEATURES
• All-silicon, low-power CMOS technology
• TTL/CMOS compatible inputs and outputs
• Vapor phase, IR and wave solderable
• Auto-insertable (DIP pkg.)
• Low ground bounce noise
• Leading- and trailing-edge accuracy
• Delay range: .75 through 80ns
• Delay tolerance: 5 or 1ns
• Temperature stability: ±3 typical (0C-70C)
• Vdd stability: ±1 typical (4.75V-5.25V)
• Minimum input pulse width: 30 of total delay
• 14-pin DIP and 16-pin SOIC available as drop-in replacements for hybrid delay lines
产品属性
- 型号:
3D7105M-4
- 制造商:
DATADELAY
- 制造商全称:
Data Delay Devices, Inc.
- 功能描述:
MONOLITHIC 5-TAP FIXED DELAY LINE(SERIES 3D7105)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
24+ |
N/A |
54000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
N/A |
500 |
询价 | |||||
MOTOROLA |
23+ |
PLCC |
9526 |
询价 | |||
TI |
2118+ |
S0P-16 |
6800 |
公司现货全新原装假一罚十特价 |
询价 | ||
Altech Corp. |
2022+ |
1 |
全新原装 货期两周 |
询价 | |||
DATADELAY |
23+ |
SOP14 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
DATADELAY |
24+ |
NA/ |
3738 |
原装现货,当天可交货,原型号开票 |
询价 | ||
DATA DELAY DEVICES |
23+ |
DIP16 |
9560 |
专业配单保证原装正品假一罚十 |
询价 | ||
NA |
25+ |
DIP14 |
54815 |
百分百原装现货,实单必成,欢迎询价 |
询价 | ||
NA |
23+ |
DIP14 |
6500 |
专注配单,只做原装进口现货 |
询价 |