首页>2064VE>规格书详情

2064VE中文资料莱迪思数据手册PDF规格书

PDF无图
厂商型号

2064VE

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

文件大小

200.22 Kbytes

页面数量

15

生产厂商

LATTICE

中文名称

莱迪思

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2026-2-9 18:45:00

人工找货

2064VE价格和库存,欢迎联系客服免费人工找货

2064VE规格书详情

描述 Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

特性 Features

• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

• 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™

— PC and UNIX Platforms

产品属性

  • 型号:

    2064VE

  • 制造商:

    LATTICE

  • 制造商全称:

    Lattice Semiconductor

  • 功能描述:

    3.3V In-System Programmable High Density SuperFAST⑩ PLD

供应商 型号 品牌 批号 封装 库存 备注 价格
三年内
1983
只做原装正品
询价
206-5
25+
16
16
询价
N/A
2450+
SOT153-5
6540
只做原装正品现货或订货!终端客户免费申请样品!
询价
CTS
23+
NA
806
专做原装正品,假一罚百!
询价
TE
25+
NA
150000
TE全系列在售国内外渠道
询价
TycoElectronicsAmp
24+
4
询价
TE/泰科
2508+
/
391805
一级代理,原装现货
询价
Lattice
QFP
1200
正品原装--自家现货-实单可谈
询价
TE
25+
100
原厂现货渠道
询价
TE/泰科
23+
NA/原装
82985
代理-优势-原装-正品-现货*期货
询价