首页>RM5261-200-QI>规格书详情

RM5261-200-QI中文资料PDF规格书

RM5261-200-QI
厂商型号

RM5261-200-QI

功能描述

RM5261??Microprocessor with 64-Bit System Bus Data Sheet Released

文件大小

683.89 Kbytes

页面数量

40

生产厂商 PMC-Sierra
企业简称

PMC

中文名称

PMC-Sierra官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-19 16:51:00

RM5261-200-QI规格书详情

Hardware Overview

The RM5261 offers a high-level of integration targeted at high-performance embedded applications. The key elements of the RM5261 are briefly described below

Features

• Dual Issue superscalar microprocessor

• 200, 250, 266 MHz operating frequencies

• 320 Dhrystone 2.1 MIPS

• High-performance system interface

• 64-bit multiplexed system address/data bus for optimum price/performance

• High-performance write protocols maximize uncached write bandwidth

• Processor clock multipliers 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9

• IEEE 1149.1 JTAG boundary scan

• Integrated on-chip caches

• 32KB instruction and 32KB data — 2 way set associative

• Virtually indexed, physically tagged

• Write-back and write-through on a per page basis

• Pipeline restart on first doubleword for data cache misses

• Integrated memory management unit

• Fully associative joint TLB (shared by I and D translations)

• 48 dual entries map 96 pages

• Variable page size (4 KB to 16 MB in 4x increments)

• High-performance floating-point unit: up to 530 MFLOPS

• Single cycle repeat rate for common single-precision operations and some double-precision operations

• Two cycle repeat rate for double-precision multiply and double precision combined multiply-add operations

• Single cycle repeat rate for single-precision combined multiply-add operation

• MIPS IV instruction set

• Floating point multiply-add instruction increases performance in signal processing and graphics applications

• Conditional moves to reduce branch frequency

• Index address modes (register + register)

• Embedded application enhancements

• Specialized DSP integer Multiply-Accumulate instructions and 3-operand multiply instruction

• I and D cache locking by set

• Optional dedicated exception vector for interrupts

• Fully static 0.25 micron CMOS design with power down logic

• Standby reduced power mode with WAIT instruction

• 2.5 V core with 3.3 V IOs

• 208-pin PQFP package

供应商 型号 品牌 批号 封装 库存 备注 价格
PMC
23+
QFP
9920
原装正品,支持实单
询价
QED
22+23+
QFP
29814
绝对原装正品全新进口深圳现货
询价
QED
ROHS+Original
NA
30
专业电子元器件供应链/QQ 350053121 /正纳电子
询价
PMC
23+
QFP
1001
全新原装现货
询价
PMC
2022
QFP
61
原装库存特价销售
询价
2023+
3000
进口原装现货
询价
QED
23+
MQFP
4500
全新原装、诚信经营、公司现货销售!
询价
2023+
5800
进口原装,现货热卖
询价
QED
2001
MQFP
63
原装现货海量库存欢迎咨询
询价
PMC
23+
QFP
3500
绝对全新原装!现货!特价!请放心订购!
询价