首页>ISPLSI2064VE-135LB100>规格书详情
ISPLSI2064VE-135LB100中文资料PDF规格书
相关芯片规格书
更多- ISPLSI2064VE-100LT100
- ISPLSI2064VE-100LJ44
- ISPLSI2064VE-100LB100
- ISPLSI2064VE
- ISPLSI2064V-100LT44
- ISPLSI2064V-60LT100
- ISPLSI2064V-60LJ44
- ISPLSI2064V-80LT100I
- ISPLSI2064V-60LT100I
- ISPLSI2064V-60LT44I
- ISPLSI2064V-80LJ84
- ISPLSI2064V-80LT100
- ISPLSI2064V-80LJ44
- ISPLSI2064V-100LT100
- ISPLSI2064V-80LT44I
- ISPLSI2064V-60LT44
- ISPLSI2064V-60LJ84
- ISPLSI2064V-100LT44I
ISPLSI2064VE-135LB100规格书详情
Description
The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.
Features
• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices
• 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY
— fmax = 280MHz* Maximum Operating Frequency
— tpd = 3.5ns* Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
产品属性
- 型号:
ISPLSI2064VE-135LB100
- 功能描述:
CPLD - 复杂可编程逻辑器件
- RoHS:
否
- 制造商:
Lattice
- 存储类型:
EEPROM
- 大电池数量:
128
- 最大工作频率:
333 MHz
- 延迟时间:
2.7 ns
- 可编程输入/输出端数量:
64
- 工作电源电压:
3.3 V
- 最大工作温度:
+ 90 C
- 最小工作温度:
0 C
- 封装/箱体:
TQFP-100
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Lattice/Lattice Semiconductor |
21+ |
BGA |
41 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
LATTICE |
13+ |
BGA100 |
68326 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
LATTICE |
1436+ |
TQFP100 |
30000 |
绝对原装进口现货可开增值税发票 |
询价 | ||
LATTICE/莱迪斯 |
2048+ |
BGA |
9851 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
Lattice Semiconductor Corporat |
23+ |
100-LFBGA |
11200 |
主营:汽车电子,停产物料,军工IC |
询价 | ||
LATTICE |
BGA |
6000 |
原装现货,长期供应,终端可账期 |
询价 | |||
LATTICE |
23+ |
NA |
651 |
专做原装正品,假一罚百! |
询价 | ||
LatticeSemiconductorCorp |
23+ |
100-CABGA(10x10) |
66800 |
原装正品现货 |
询价 | ||
LATTICE/莱迪斯 |
2023+ |
BGA |
80000 |
一级代理/分销渠道价格优势 十年芯程一路只做原装正品 |
询价 | ||
Lattice Semiconductor Corporat |
23+ |
44PLCC |
9000 |
原装正品,支持实单 |
询价 |