首页>QL2009-XPF144I>规格书详情
QL2009-XPF144I中文资料PDF规格书
QL2009-XPF144I规格书详情
[QuickLogic]
PRODUCT SUMMARY
The QL2009 is a 9,000 usable ASIC gate,16,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 9,000 usable ASIC gates, 16,000 usable PLD gates, 225 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 225 I/O Pins
- 217 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
产品属性
- 型号:
QL2009-XPF144I
- 功能描述:
3.3V and 5.0V pASIC? 2 FPGA Combining Speed, Density, Low Cost and Flexibility
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
QPIXEL |
21+ |
BGA |
5000 |
全新原装现货 价格优势 |
询价 | ||
QPIXEL |
2020+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
QPIXEL |
23+ |
NA/ |
171 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
QPIXEL |
06+ |
BGA |
45 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
QPIXEL |
2022 |
BGA |
80000 |
原装现货,OEM渠道,欢迎咨询 |
询价 | ||
QPIXEL |
22+ |
BGA |
6000 |
进口原装 假一罚十 现货 |
询价 | ||
QPIXEL |
1844+ |
BGA |
6528 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
QPIXEL |
2020+ |
BGA |
45 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
QPIXEL |
0733+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
QPIXEL |
589220 |
16余年资质 绝对原盒原盘 更多数量 |
询价 |